THIS PRODUCT COMPLIES WITH D.H.H.S. RADIATION PERFORMANCE STANDARDS 21 CFR, 1040.10, FOR A CLASS 1 LASER PRODUCT.

DANGER

Invisible laser radiation is present when the optic connector is open. AVOID DIRECT EXPOSURE TO BEAM.

WARNING

This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case users will be required to correct the interference at their own expense.

NOTICE

This manual applies to 1677 SONET Link R05.00 software. Release notes describing revisions to this software may impact operations described in this manual.

This transfer of commodities, technology, or software, if from the United States, is an export in accordance with the U.S. Export Administration Regulations. Diversion contrary to U.S. law is prohibited. The export or re-export (further transfer) of such commodities, technology, software or products made from such technology is prohibited without proper authorization(s) from the U.S. Department of Commerce or other appropriate U.S. government agency(s).

All rights reserved. No part of this manual may be reproduced, translated, stored in a retrieval system, or transmitted or distributed by any means, electronic or mechanical, by photocopying, recording, or otherwise, without the written permission of Alcatel. Preparing derivative works or providing instruction based on the material is prohibited unless agreed to in writing by Alcatel.

The product specification and/or performance levels contained in this document are for information purposes only and are subject to change without notice. They do not represent any obligation on the part of Alcatel. Such obligations will only be committed to in a written sales agreement signed by Alcatel.

DOCUMENTATION

Product documentation is available on Alcatel’s Online Support Documentation and Software web site at http://www.alcatel.com/osds.

To offer comments on this documentation, visit Alcatel’s Online Support Documentation and Software web site at http://www.alcatel.com/osds and select Online Services Helpdesk or write to the following address.

Alcatel
Attention: Doc Comment, MS OLXDV
3400 W. Plano Pkwy.
Plano, Texas 75075 USA
1677 SONET Link Product Information
Table of Contents

1677 SONET Link General System Description

1. INTRODUCTION ................................................................. 1-1

2. SYSTEM ADMINISTRATION .................................................. 1-5

3. FEATURES ................................................................. 1-9
   New Features ............................................................. 1-9
   Baseline Features ......................................................... 1-14

4. EQUIPMENT LAYOUT ......................................................... 1-49
   Rack Assembly .......................................................... 1-52
   Constraints .............................................................. 1-54
   Shelf Assemblies ......................................................... 1-56
   Modules ................................................................. 1-59
   Miscellaneous Assemblies ............................................... 1-60
   Modular Optical System ................................................ 1-64

5. UNIT DESCRIPTIONS .......................................................... 1-67

6. FUNCTIONAL OPERATION .................................................... 1-73
   I/O Subsystem—Input Conditioning .................................. 1-73
   Matrix Switching ......................................................... 1-78
   Output Conditioning ................................................... 1-83
   Control ................................................................. 1-86
   Clock Distribution ...................................................... 1-91
   Modular Optical System ................................................ 1-92

7. POWER DISTRIBUTION ...................................................... 1-95
   Power and Ground Requirements .................................... 1-95
   Power Distribution ...................................................... 1-96

8. SYSTEM ENGINEERING SPECIFICATIONS ................................ 1-97
   Signal Interfaces ......................................................... 1-97
   Optical Transmission and Receiver Levels ......................... 1-111

Unit Data Sheets (UDSs)

UDS-100 1677 SONET Link Unit Data Sheet Cross-Reference ..................... 2-1

UDS-101 Rack .................................................................. 2-11
Table of Contents

UDS-102  15RU Shelf ................................................................. 2-15
UDS-103  18RU Shelf ................................................................. 2-27
UDS-104  Power Distribution Unit, Quad Input ............................ 2-41
UDS-105  15RU 48-Port DS3/EC1 Connector Panel ....................... 2-49
UDS-106  15RU 96-Port DS3/EC1 Connector Panel ....................... 2-53
UDS-107  18RU 48-Port DS3/EC1 Connector Panel ....................... 2-55
UDS-108  18RU 96-Port DS3/EC1 Connector Panel ....................... 2-59
UDS-109  15RU Fan Tray .............................................................. 2-61
UDS-110  18RU Fan Tray .............................................................. 2-63
UDS-111  DS1 Splitter ................................................................. 2-71
UDS-112  ADME/W 01x E/F-Band East/West Add/Drop Module ........... 2-75
UDS-113  CCC 101/104 Common Control Card .............................. 2-79
UDS-114  DCME/W 0x0 20/40/60/80 km East/West Dispersion Compensation Module ........... 2-89
UDS-115  DWDME/W 10x E/F-Band E/W-Dense Wavelength Division Multiplexer ........... 2-93
UDS-116  EDFA 10x Erbium Doped Fiber Amplifier ....................... 2-97
UDS-117  IFC1 101 12-Port DS3 Interface Card ............................ 2-101
UDS-118  IFC1 201 12-Port DS3/EC1 Interface Card ..................... 2-109
UDS-119  IFC2/4 10x 2-Port Gigabit Ethernet ............................. 2-117
UDS-120  LCx 10x 12-Port OC-3 Line Card ................................. 2-123
UDS-121  LCx 10x 4-Port OC-12 Line Card ................................. 2-129
UDS-122  LCxxx xxx 1-Port OC-48 Line Card ............................... 2-135
UDS-123  LC12D x3x 1-Port LR OC-192 Line Card ....................... 2-143
UDS-124  SSC 10x 80 Gb STS Switch Card .................................. 2-149
UDS-125  TC x01 Stratum 3 Timing Card II .................................. 2-159
Product Support Information

1. TELEPHONE SUPPORT ................................................................. 3-1
   Customer Service Telephone Support ........................................... 3-1
   Quality Hotline ................................................................. 3-1

2. PRODUCT DOCUMENTATION AND TRAINING ................................. 3-3
   Product Documentation ......................................................... 3-3
   Training ................................................................. 3-4

3. TECHNICAL ASSISTANCE CENTER .............................................. 3-5
   After-hours Emergency Telephone Support ................................ 3-5
   After-hours Nonemergency Telephone Support .......................... 3-5
   On-site Technical Support .................................................... 3-6

4. REPAIR AND RETURN SERVICES ............................................... 3-7
   Spare Parts and Replacement Modules ....................................... 3-7
   Return for Credit or Warranty Exchange Procedure ..................... 3-7

5. SERVICE CENTER ................................................................. 3-9
   Return for Repair Procedure .................................................. 3-9
   Shipping Instructions for Repair, Credit, or Warranty Exchange ...... 3-10

6. INSTALLATION AND MAINTENANCE SERVICES ............................... 3-11
   Engineering and Installation Service ....................................... 3-11
   Contract Maintenance Service .............................................. 3-11
1677 SONET Link Product Information
List of Figures

Figure 2-1. Ethernet Connection ......................................................... 1-6
Figure 2-2. Data Terminal to TC Connection ...................................... 1-7
Figure 3-1. GigE Simplex Video Broadcast, BLSR and UPSR .................. 1-13
Figure 3-2. EDFA Line-Amplifier and Pre-amplifier Applications .......... 1-18
Figure 3-3. BLSR ................................................................. 1-20
Figure 3-4. Drop and Continue ......................................................... 1-22
Figure 3-5. One-Wire System Interface ............................................. 1-27
Figure 3-6. UPSR ................................................................. 1-30
Figure 3-7. DS3/EC1 Loopback ......................................................... 1-37
Figure 3-8. OC-3, -12, -48, and -192 Facility Loopback ....................... 1-37
Figure 3-9. VT1 Facility Loopback ..................................................... 1-38
Figure 3-10. DS1(STS1-VT1-T1) Facility Loopback ............................... 1-38
Figure 3-11. DS1(STS1-T3-T1) Facility Loopback ............................... 1-38
Figure 3-12. DS1(T3-T1) Facility Loopback ....................................... 1-39
Figure 3-13. Multicast Test Access Monitor ....................................... 1-40
Figure 3-14. Test Access Model ....................................................... 1-41
Figure 3-15. LOOPE Test Access ..................................................... 1-42
Figure 3-16. LOOPF Test Access ..................................................... 1-43
Figure 3-17. MONE Test Access ....................................................... 1-43
Figure 3-18. MONF Test Access ....................................................... 1-44
Figure 3-19. MONEF Test Access ..................................................... 1-44
Figure 3-20. SPLTE Test Access ....................................................... 1-45
Figure 3-21. SPLTF Test Access ......................................................... 1-45
Figure 3-22. SPLTEF Test Access ................................................. 1-46
Figure 4-1. Module Insertion and Removal (Enhanced Lever Style) .......... 1-50
Figure 4-2. Module Insertion and Removal (Old Lever Style) ................... 1-51
Figure 4-3. Equipment Rack (PN 1AD014120032) .................................. 1-53
Figure 4-4. Fiber-optic Connector Types .......................................... 1-55
Figure 4-5. 15RU Shelf ................................................................. 1-56
Figure 4-6. 18RU Shelf ................................................................. 1-57
Figure 4-7. Card-Cage Numbering and Card Location ......................... 1-58
Figure 4-8. 15RU Power Panel ....................................................... 1-61
Figure 4-9. 18RU Power Panel ....................................................... 1-61
Figure 4-10. Forced-Air Cooling System ........................................... 1-62
Figure 4-11. Recommended MOS Module Placement .......................... 1-65
Figure 6-1. Clos Switch Architecture .............................................. 1-80
Figure 6-2. One-Stage Single Module VT Switch .................................. 1-82
Figure 6-3. Communication Buses .................................................... 1-88
Figure 6-4. MOS Signal Flow .......................................................... 1-93
Figure 8-1. Asynchronous DS3 Mask ............................................... 1-100
Figure 8-2. DS3 Input Jitter Accommodation ...................................... 1-101
Figure 8-3. DS3 Jitter Transfer Characteristics .................................... 1-101
Figure 8-4. DS3 Jitter Measurement Characteristics ........................... 1-102
Figure 8-5. Combined STS-1 and DS3 Format Template ....................... 1-103
Figure 8-6. STS-1 Jitter Tolerance .................................................. 1-104
Figure 8-7. STS-1 Jitter Transfer ..................................................... 1-105
List of Figures

Figure 8-8.  SONET Eye Diagram Mask (OC-3 to OC-12) .................................................. 1-107
Figure 8-9.  SONET Eye Diagram Mask (OC-48 and OC-192) ............................................. 1-110
Figure 101-1. Seven-Foot Earthquake Rack, PN 1AD014120032 ........................................... 2-12
Figure 101-2. Rack .............................................................................................................. 2-14
Figure 102-1. 15RU Shelf ..................................................................................................... 2-16
Figure 102-2. 15RU Power Panel ......................................................................................... 2-16
Figure 102-3. 15RU Shelf Module Complement .................................................................. 2-17
Figure 103-1. 18RU Shelf ..................................................................................................... 2-28
Figure 103-2. 18RU Shelf Dimensions .................................................................................. 2-29
Figure 103-3. 18RU Power Panel ......................................................................................... 2-30
Figure 103-4. 18RU Shelf Module Complement ................................................................. 2-31
Figure 104-1. PDU-Quad ..................................................................................................... 2-42
Figure 104-2. PDU-Quad Dimensions .................................................................................. 2-43
Figure 104-3. PDU-Quad Typical System Application ......................................................... 2-44
Figure 104-4. PDU-Quad Connectors and Indicators, Front View ...................................... 2-45
Figure 104-5. PDU-Quad Connectors, Rear View ............................................................... 2-46
Figure 104-6. PDU-Quad Block Diagram ............................................................................ 2-47
Figure 105-1. 48-Port DS3/EC1 Connector Panel Mounting Options ............................... 2-51
Figure 105-2. 48-Port DS3/EC1 Connector Panel Mounting Configurations .................... 2-52
Figure 105-3. Backplane to Front Panel Connections ......................................................... 2-52
Figure 106-1. Backplane to Front Panel Connections ......................................................... 2-54
Figure 107-1. 48-Port DS3/EC1 Connector Panel Mounting Options ............................... 2-56
Figure 107-2. 48-Port DS3/EC1 Connector Panel Mounting Configurations .................... 2-57
Figure 107-3. Backplane to Front Panel Connections ......................................................... 2-57
Figure 108-1. Backplane to Front Panel Connections .......................................................... 2-60
Figure 109-1. Fan Tray ............................................................................................................. 2-62
Figure 110-1. Fan Tray ............................................................................................................. 2-64
Figure 110-2. Fan Tray Front Panel (Front View) ................................................................. 2-64
Figure 110-3. Fan Tray Front Panel Connectors (Rear View) ............................................... 2-65
Figure 110-4. Fan Tray Simplified Block Diagram ............................................................... 2-67
Figure 111-1. DS1 Splitter ..................................................................................................... 2-71
Figure 111-2. DS1 Splitter Typical System Application ..................................................... 2-72
Figure 111-3. DS1 Splitter Simplified Block Diagram ......................................................... 2-73
Figure 112-1. ADM Hardware Design .................................................................................. 2-76
Figure 112-2. ADM Front Panel ........................................................................................... 2-77
Figure 112-3. ADM Functionality ....................................................................................... 2-78
Figure 113-1. CCC Front-Panel ............................................................................................ 2-81
Figure 113-2. CCC 104 Enhanced Lever .............................................................................. 2-82
Figure 113-3. CCC Block Diagram ....................................................................................... 2-84
Figure 114-1. DCM Light Path .............................................................................................. 2-90
Figure 114-2. DCM Module ................................................................................................. 2-91
Figure 114-3. DCM Hardware Design ................................................................................. 2-91
Figure 115-1. DWDM Front Panel ......................................................................................... 2-94
Figure 115-2. DWDM Signal Path ......................................................................................... 2-95
Figure 115-3. DWDM Hardware Design .............................................................................. 2-96
Figure 116-1. EDFA Front Panel .......................................................................................... 2-99
Figure 116-2. EDFA Block Diagram ..................................................................................... 2-100
Figure 117-1. Unprotected DS3-12P Configuration .............................................................. 2-102
List of Figures

Figure 117-2. Protected DS3-12P Configuration ........................................... 2-103
Figure 117-3. DS3-12P Front Panel ............................................................. 2-104
Figure 117-4. DS3-12P Block Diagram ....................................................... 2-105
Figure 118-1. Unprotected ECC-12P Configuration .................................... 2-110
Figure 118-2. Protected ECC-12P Configuration ....................................... 2-111
Figure 118-3. ECC-12P Front Panel ........................................................... 2-112
Figure 118-4. ECC-12P Block Diagram ..................................................... 2-114
Figure 119-1. GIGE Front Panel ............................................................... 2-118
Figure 119-2. 2.5 GIGE Block Diagram .................................................... 2-119
Figure 120-1. OC3-12P Front Panel ........................................................... 2-124
Figure 120-2. OC3-12P Block Diagram ..................................................... 2-125
Figure 121-1. OC12-4P Front Panel ............................................................ 2-130
Figure 121-2. OC12-4P Block Diagram ..................................................... 2-131
Figure 122-1. OC48-1P Front Panel ............................................................ 2-138
Figure 122-2. OC48-1P Block Diagram ..................................................... 2-139
Figure 123-1. OC192-1P Front Panel ........................................................... 2-145
Figure 123-2. OC192-1P Block Diagram .................................................... 2-146
Figure 124-1. SSC Front-Panel ................................................................. 2-152
Figure 124-2. SSC 103 Enhanced Lever ..................................................... 2-153
Figure 124-3. 80 Gb/s STS Switch Fabric Block Diagram .......................... 2-154
Figure 125-1. Timing Card Front Panel ...................................................... 2-161
Figure 125-2. TC 301 Enhanced Lever ....................................................... 2-162
Figure 125-3. TC Block Diagram ............................................................... 2-163
Figure 126-1. Typical TMUX Front Panel ................................................... 2-166
Figure 126-2. 2.5 Gb/s TMUX Block Diagram ................................................. 2-167
Figure 126-3. DS3 to VT1.5 Signal Flow ......................................................... 2-169
Figure 127-1. VSC Front Panel ................................................................. 2-174
Figure 127-2. VSC Block Diagram ......................................................... 2-175
## 1677 SONET Link Product Information

### List of Tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Table 3-A</td>
<td>AINS Provisioning Supported Facilities</td>
<td>1-19</td>
</tr>
<tr>
<td>Table 3-B</td>
<td>Modular Configurations</td>
<td>1-21</td>
</tr>
<tr>
<td>Table 3-C</td>
<td>In-Service Upgrade Database Status</td>
<td>1-24</td>
</tr>
<tr>
<td>Table 3-D</td>
<td>Optical Channel Reach Options</td>
<td>1-28</td>
</tr>
<tr>
<td>Table 4-A</td>
<td>ANSI Rack Specifications</td>
<td>1-52</td>
</tr>
<tr>
<td>Table 4-B</td>
<td>Equipment Rack Specifications</td>
<td>1-54</td>
</tr>
<tr>
<td>Table 4-C</td>
<td>Environmental Condition Specifications</td>
<td>1-55</td>
</tr>
<tr>
<td>Table 5-A</td>
<td>1677 SONET Link Unit Descriptions</td>
<td>1-67</td>
</tr>
<tr>
<td>Table 7-A</td>
<td>Power Interface Specifications</td>
<td>1-96</td>
</tr>
<tr>
<td>Table 8-A</td>
<td>Environmental Condition Specifications</td>
<td>1-98</td>
</tr>
<tr>
<td>Table 8-B</td>
<td>1677 SONET Link Engineering Data</td>
<td>1-99</td>
</tr>
<tr>
<td>Table 8-C</td>
<td>DS3 Interface Specifications</td>
<td>1-99</td>
</tr>
<tr>
<td>Table 8-D</td>
<td>STS-1 Interface Specifications</td>
<td>1-102</td>
</tr>
<tr>
<td>Table 8-E</td>
<td>OC-3 Interface Specifications</td>
<td>1-106</td>
</tr>
<tr>
<td>Table 8-F</td>
<td>OC-12 Interface Specifications</td>
<td>1-108</td>
</tr>
<tr>
<td>Table 8-G</td>
<td>OC-48 Interface Specifications</td>
<td>1-109</td>
</tr>
<tr>
<td>Table 8-H</td>
<td>OC-192 Interface Specifications</td>
<td>1-111</td>
</tr>
<tr>
<td>Table 8-I</td>
<td>Optical Specifications</td>
<td>1-111</td>
</tr>
<tr>
<td>Table 8-J</td>
<td>Control Interface Specifications</td>
<td>1-112</td>
</tr>
<tr>
<td>Table 8-K</td>
<td>V3.1 Flash Disk Specifications</td>
<td>1-112</td>
</tr>
<tr>
<td>Table 102-A</td>
<td>15RU Module Complement</td>
<td>2-17</td>
</tr>
<tr>
<td>Table 103-A</td>
<td>18RU Module Complement</td>
<td>2-32</td>
</tr>
<tr>
<td>Table</td>
<td>Description</td>
<td>Page</td>
</tr>
<tr>
<td>--------</td>
<td>-----------------------------------------------------------</td>
<td>--------</td>
</tr>
<tr>
<td>110-A</td>
<td>Fan Tray, J1 Pinout Assignments</td>
<td>2-65</td>
</tr>
<tr>
<td>110-B</td>
<td>Fan Tray, J2 Pinout Assignments</td>
<td>2-66</td>
</tr>
<tr>
<td>110-C</td>
<td>Fan Tray, J3 Pinout Assignments</td>
<td>2-66</td>
</tr>
<tr>
<td>110-D</td>
<td>Fan Tray, J4 Pinout Assignments</td>
<td>2-66</td>
</tr>
<tr>
<td>110-E</td>
<td>Fan Tray, J5 Pinout Assignments</td>
<td>2-66</td>
</tr>
<tr>
<td>110-F</td>
<td>Fan Tray, J6 Pinout Assignments</td>
<td>2-66</td>
</tr>
<tr>
<td>110-G</td>
<td>Fan Tray, J7 Pinout Assignments</td>
<td>2-66</td>
</tr>
<tr>
<td>110-H</td>
<td>Fan Tray, J8 Pinout Assignments</td>
<td>2-66</td>
</tr>
<tr>
<td>111-A</td>
<td>J501 DS1 Clock Reference (Copy 0) Connector Pinout Assignments</td>
<td>2-72</td>
</tr>
<tr>
<td>111-B</td>
<td>J502 DS1 Clock Reference (Copy 1) Connector Pinout Assignments</td>
<td>2-73</td>
</tr>
<tr>
<td>111-C</td>
<td>J503/J504 Clock Reference Output Pinout Assignments</td>
<td>2-73</td>
</tr>
<tr>
<td>114-A</td>
<td>DCM Module Variants</td>
<td>2-90</td>
</tr>
</tbody>
</table>
1677 SONET Link General System Description

1. INTRODUCTION

1.1 The 1677 SONET Link combines the capabilities of a Digital Cross-connect System (DCS) and a Dense Wavelength Division Multiplexing (DWDM) application into a single, compact 15RU or 18RU shelf. The system supports network and tributary interfaces ranging in speed from DS3 rates up to SONET OC-192 and GIGE rates, providing the flexibility needed to handle virtually any application.

1.2 The 1677 SONET Link uses an 80 Gb/s SONET switch as well as a VT1.5 switch to perform the DCS function. The DWDM application is performed with the use of a Modular Optical System (MOS) that connects to the 1677 SONET Link through a one-wire interface. The MOS uses ADME/W 013/014 Add/Drop Modules (ADMs), DWDME/W 101/102 Dense Wavelength Division Multiplexer (DWDM) modules, and DCME/W 020/040/060/080 Dispersion Compensation Modules (DCMs) that install directly into an ANSI and/or ETSI rack, either above or below the 15RU or 18RU shelf.

1.3 MOS modules perform add/drop of DWDM bands and individual optical channels to the 1677 SONET Link as well as dispersion compensation. With integrated DWDM support through the MOS, the 1677 SONET Link is capable of scaling the bandwidth of existing fiber infrastructures without adding new fiber. A total of 32 DWDM wavelengths can be put onto existing fiber to increase bandwidth availability on the network.

1.4 The 1677 SONET Link supports traditional network architectures such as 1+1 Automatic Protection Switching (APS), Unidirectional Path-Switched Rings (UPSR), Bidirectional Line-Switched Rings (BLSR), and Drop-and-Continue (DC) protection schemes in stacked rings and multi-ring hub network applications.

1.5 The 1677 SONET Link is a single-shelf system with removable modules. The shelf adheres to both ETSI and ANSI space requirements and supports front- and rear-access signal connection ports. Up to two 15RU or 18RU shelves can be installed into one 45RU-high, 19-inch or 23-inch equipment rack. Two 15RU or 18RU shelves together can aggregate up to 384 DS3, 384 EC1, 576 OC-3, 192 OC-12, 48 OC-48, or 8 OC-192 interfaces.
1.6 For additional information, refer to the following related documentation:

- Unit Data Sheets (UDSs) in this manual
- 1677 SONET Link Installation Practices manual (PN 3EM13849AD)
- 1677 SONET Link Turn-Up manual (PN 3EM13850AB)
- 1677 SONET Link Operation and Administration manual (PN 3EM13851AD)
- 1677 SONET Link Commands and Messages manual (PN 3EM13852AD)
- 1677 SONET Link Maintenance and Trouble Clearing (PN 3EM13853AD)
- 1677 SONET Link Address and Location Guide (PN 3EM13854AB)
- 1677 SONET Link Engineering Support Documentation (PN 3EM17362AB)
1.7 The following is a partial list of the standards that have influenced certain behavioral aspects of the 1677 SONET Link:

- ANSI Z136.1, 1993
- ANSI Z136.2, 1977
- GR-63-CORE, Issue 2, April 2002
- GR-78-CORE, September 1997
- GR-199-CORE, Issue 4, May 2001
- GR-253-CORE, Issue 3, September 2000
- GR-472-CORE, Issue 2, November 1996 with Revision 2, February 1999
- GR-474-CORE, Issue 1, December 1997
- GR-499-CORE, Issue 2, December 1998
- GR-818-CORE, Issue 1, December 1995
- GR-819-CORE
- GR-820-CORE, Issue 2, December 1997
- GR-831-CORE, Issue 1, November 1996
- GR-833-CORE, Issue 4, June 2000
- GR-929-CORE, December 2002
- GR-1089-CORE, Issue 2, February 1999
- GR-1093-CORE, Issue 2, June 2000
- GR-1339-CORE, Issue 1, March 1997
- GR-1400-CORE, Issue 2, January 1999
- GR-2996-CORE, Issue 1, January 1999
- GR-3008-CORE, Issue 2, December 1998
• IEC 60825-1
• IEC 60825-2
• SR-332, Issue 1, May 2001
• SR-3580, November 1995
• SR-TSY-001130, Issue 1, May 1989
• SR-TSY-001171, Issue 1, January 1989
• T1.105-2001, May 2001
• T1.107-1995, July 1995
• T1.107-2002, January 2002
• T1.231-1997, October 1997
• UL 60950, Third Edition
2. SYSTEM ADMINISTRATION

2.1 The 1677 SONET Link system administration can be performed using the following applications:

- 1353 Generic Element Manager (GEM) Element Management System (EMS)
- Craft Terminal (CT)
- Transactional Language 1 (TL1)

2.2 The 1353 NM EMS allows the user to view all Network Elements (NEs) in a network by using TCP/IP through the Ethernet port (using an RJ-45 connector) located on remote 1677 SONET Link Timing Cards (TCs). Furthermore, the EMS uses a 1353 NM 1677 SONET Link Element Management Application (EMA) as an interface for performing provisioning, monitoring, and alarm management at the NE level.

2.3 See figure 2-1 for an illustration of a remote NE Ethernet port connection.

2.4 For a more detailed description of the Ethernet port on the TC, refer to the Unit Data Sheets (UDS) section of this manual.

2.5 For a more detailed description of the 1353 NM EMS refer to the 1353 NM R07.01 User's Guide.

2.6 The 1677 SONET Link uses the 1353 NM CT application to perform system administration on local NEs. The 1353 NM CT interfaces to the NE using a CT version of the 1353 NM EMA, where provisioning, monitoring, and alarm management are performed. A CT connection is made by connecting a console cable from the DB-9 connection port of the PC to the RJ-11 console port located on the 1677 SONET Link TC front panel. See figure 2-2.

2.7 For more information about the 1353 NM CT 1353 NM EMA, refer to the 1677 SONET Link Operation and Administration (PN 3EM13851AD).

2.8 Transaction Language 1 (TL1) commands can also be directly entered from a Customer Interface Terminal (CIT) to provision, monitor, and control the system. Connections between the CIT and the 1677 SONET Link NE are also made through the console port on the TC front panel. For a list of TL1 commands supported by the 1677 SONET Link, refer to the Commands and Messages manual (PN3EM13852AD).
Figure 2-1. Ethernet Connection

RJ-45 ETHERNET PORT PINOUTS

1  +Tx  5  N.C.
2  -Tx  6  -Rx
3  +Rx  7  N.C.
4  N.C  8  N.C

677-0053-1
090804
Figure 2-2. Data Terminal to TC Connection

RJ-11 CONNECTOR

DB-9 CONNECTOR

CONSOLE CABLE

SYSTEM CONSOLE OR PC

RJ-11 CONSOLE PORT PINOUTS

1 Tx
2 GND1
3 GND2
4 Rx

677-0051-1
090804
3. FEATURES

3.1 This section describes 1677 SONET Link new features introduced by 1677 SONET Link R05.00 and baseline features.

New Features

3.2 The following paragraphs describe the new features of the system for R05.00. To administer these new features by executing Transaction Language 1 (TL1) commands, refer to the 1677 SONET Link Commands and Messages manual (PN 3EM13852AD) and the 1677 SONET Link Operation and Administration manual (PN 3EM13851AD). To administer these new features through the 1677 SONET Link Element Management Application (EMA), refer to the 1677 SONET Link Operation and Administration manual (PN 3EM13851AD).

3.3 R05.00 provides the following new features:

System Architecture

- BLSR Traffic Unaffected by Node Reset
- Detection of SSC Memory Size
- Enhanced Diagnostic Troubleshooting Tools
- Fault Detection

Network Applications

- Dual-Node Ring Interconnect of BLSR to BLSR or UPSR to UPSR

Connection Types

- Simplex GigE Connections for Video Broadcast
- Transmultiplexing DS1/DS3 entities without using VSC
System Architecture

BLSR Traffic Unaffected by Node Reset

3.4 A reboot of both Common Control Cards (CCCs) does not affect BLSR traffic.

Detection of SSC Memory Size

3.5 The Remote Inventory (RI) function provides a mechanism for the user to determine the amount of RAM equipped on the SSC processors. If a SSC is equipped with smaller RAM size than its mate the system generates a System Resource Fault - SSC RAM (SRFLT-SSCRAM) alarm.

Enhanced Diagnostic Troubleshooting Tools

3.6 The NE has the ability to retrieve the active internal physical paths through the NE, down to the board level, of all entities connecting the specified pair of endpoints through the system. This capability is provided by the TL1 command FLTLOC-PATH. The FLTLOC-PATH command is not required to report state or fault information associated with the reported physical entities.

3.7 To execute a FLTLOC-PATH command, the specified FROM and TO ports must identify a one-way or two-way cross-connection (an SST of ACT or BUSY and cross-connected together). The FROM and TO entities must not be in a Loopback or Test Access connection.

3.8 The successful response to a FLTLOC-PATH command contains several lines of non-parsable output data, with each line of output identifying an element of the data path through the system.

3.9 The RTRV-LOG TL1 command can be modified to retrieve the system debug logs including card failure data and system log file data. This provides the user with troubleshooting tools allowing faster, more efficient root-cause failure determination.

3.10 For more detailed information on the FLTLOC-PATH and RTRV-LOG commands, refer to the Commands and Messages manual, (PN 3EM13852AD).
Fault Detection

3.11 The NE includes the ability to retrieve the active internal physical paths through the NE, down to the board level, of all entities connecting the specified pair of endpoints through the system. This capability is accomplished using the FLTLOC-PATH TL1 command. The FLTLOC-PATH command is not required to report state or fault information associated with the reported physical entities.

3.12 The NE supports the following methods to detect module internal failures caused by hardware failures:

- Data Path Error Detection – This method verifies the traffic and detects internal device-device or board-board faults
- Periodic Health Checking – Some components have interfaces to communicate with a microprocessor and the microprocessor can configure and retrieve information from the components. Such types of components can be monitored and certain failures may be detected.

Network Applications

Dual-Node Ring Interconnect of BLSR to BLSR or UPSR to UPSR

3.13 The NE supports Dual-node Ring Interconnection (DRI) of BLSR and UPSR rings. The feature allows combination of OC-48 and OC-192 rings; however, they must be UPSR/UPSR or BLSR/BLSR. The 1677 supports DRI only in two node mode, with a distinct “Primary” and “Secondary” designation of the nodes. No mixtures of Primary and Secondary nodes are allowed.

3.14 Dual Ring Interconnect (DRI) requires use of the Drop and Continue cross-connections. The feature is only supported on the Drop and Continue variants of the OC-48 and OC-192 modules. DRI is supported in both OC-48 and OC-192 UPSR and BLSR configurations, however, the two rings interconnected must be the same topology i.e. UPSR to UPSR and BLSR to BLSR.

3.15 The feature allows node failure protection across two separate rings, with interconnected traffic between the rings. In the case of a complete failure of the “Primary” node, the secondary node will provide a protection path for the interconnected traffic.
Connection Types

Simplex GigE Connections for Video Broadcast

3.16 The system now supports drop and continue connections for GigE virtual concatenated cross connects through OC-48 and OC-192 UPSR and BLSR configurations for broadcast video applications. The node at which the video signal is injected into the ring is designated as the head node. Other nodes on the ring that receive the signal from the head node are tail nodes. The last node to receive the signal from the head node is the final tail node. See figure 3-1.

3.17 All participating GigE facilities are provisioned for simplex mode. The provisioning parameter DROP= is set to NO (N) at the head node and YES (Y) at all of the tail nodes. This enables the head node GigE port to ignore the detected Loss Of Signal (LOS) on its incoming port. It does not matter what the head end receives from the matrix as its function is only transmission of data. The DROP= Y parameter on tail nodes enables alarms from the matrix side to the GigE facility input.

3.18 The head node is provisioned with a Cross-Connect Type (CCT) of 2WAY In both BLSR and UPSR. Tail nodes are provisioned with a CCT of 1WAYDC. The final tail node in the BLSR must have a CCT of 2WAY. If it is provisioned 1WAYDC, all the drop and continue paths around the ring will declare UNEQ-P and their cross-connections will go into the Out Of Service (OOS) state. The UPSR final tail node must be configured 1WAYDC. Because the head end in a UPSR broadcasts signal in both directions around the ring UPSR tail nodes will not show up UNEQ-P following a protection switch.
Figure 3-1. GigE Simplex Video Broadcast, BLSR and UPSR

**BLSR**

- GIGE VIDEO SOURCE
  - HEAD NODE
    - MODE=SIMPLEX
    - DROP=N
    - CCT = 2WAY
  - GIGE PORT
  - IDLE
  - FINAL TAIL NODE
    - MODE=SIMPLEX
    - DROP=Y
    - CCT = 2WAY
  - TAIL 3 NODE
    - MODE=SIMPLEX
    - DROP=Y
    - CCT = 1WAYDC

**UPSR**

- GIGE VIDEO SOURCE
  - HEAD NODE
    - MODE=SIMPLEX
    - DROP=N
    - CCT = 2WAY
  - GIGE PORT
  - IDLE
  - TAIL 4 NODE
    - MODE=SIMPLEX
    - DROP=Y
    - CCT = 1WAYDC
  - TAIL 3 NODE
    - MODE=SIMPLEX
    - DROP=Y
    - CCT = 1WAYDC
  - TAIL 2 NODE
    - MODE=SIMPLEX
    - DROP=Y
    - CCT = 1WAYDC
  - TAIL 1 NODE
    - MODE=SIMPLEX
    - DROP=Y
    - CCT = 1WAYDC
Transmultiplexing DS1/DS3 entities without using VSC

3.19 Provisioning of DS1/DS3 embedded entities within STS1, EC1, OCn or DS3 entities can be transmultiplexed by the TMUX module without use of the VSC module. The TL1 commands, ENT-STS1, provides this functionality.

Baseline Features

3.20 The following paragraphs describe baseline features. To administer these features by executing Transaction Language 1 (TL1) commands, refer to the 1677 SONET Link Commands and Messages manual (PN 3EM13852AD) and the 1677 SONET Link Operation and Administration manual (PN 3EM13851AD). To administer these features through the 1677 SONET Link Element Management Application (EMA), refer to the 1677 SONET Link Operation and Administration manual (PN 3EM13851AD).

3.21 Baseline features are summarized as follows:
System Architecture

- 1+1 Automatic Protection Switching
- 15RU and 18RU Shelves
- Amplification
- Automatic In-Service Secondary State
- Bidirectional Line Switched Ring
- BLSR Ring Automap Generation
- Configurations
- Customer Interface Over LAN
- Drop and Continue Architecture
- Electrical DS3/EC1 Hybrid IOC Module
- EMI/RFI Compliance
- Forward Error Correction
- In-Service Growth
- In-Service Upgrade
- Modular Optical System
- NEBS Compliance
- Network Architecture
- One-Wire System Interface
- Redundancy
- Supported Client Signals
- Switching Architecture
- Timing
- Unidirectional Path Switched Ring
Network Applications

- Data Communications Channel
- Operations System Interface
- SONET Compatibility
- Alcatel 1603 SMX File Transfer

Connection Types

Alarms

- System
- Equipment
- Facility

Hardware Maintenance

- Card Extraction Interlock
- Diagnostics
- Fault Isolation
- Remote Inventory

Performance Monitoring

Loopback

Test Access

- Loop
- Monitor
- Split
Administration

- Secure Password Identifier
- Simplified User Privilege Parameter Changes
- Telcordia Login
- User-Based REPT^DBCHG Autonomous Message Reporting
- User-Privilege-Level Command Retrieval
- User Security Levels

Distinctive Software Features

- Numeric Ranging and Grouping
- Two-Second Command Response

System Architecture

1+1 Automatic Protection Switching

3.22 The 1677 SONET Link supports pre-amplifier, 1+1 Automatic Protection Switching (APS) for client-side or line-side optical interfaces. In 1+1 APS, traffic is transmitted over one active (working) data path with a standby data path serving as a protection path. In the event of failure, traffic is automatically switched from the working path to the protection path, making the protection path the active path. 1+1 APS is a local action that involves no changes elsewhere in the network.

15RU and 18RU Shelves

3.23 The system supports 15RU and 18RU shelf chassis. The 18RU shelf chassis provides the following features not available with the 15RU shelf chassis:

- Temperature sensing capabilities
- DC power lugs in the back of the shelf
- Fiber management attached directly to the frame
The following equipment is available on both the 15RU and 18RU shelves however, they not interchangeable:

- DS3/EC1 48- or 96-port connector panels
- Fan tray

Both the 15RU and the 18RU shelf chassis configurations consist of one I/O shelf, power panel, fans, and rear DS3 panel. Each shelf chassis configuration supports two types of connector panels (48 or 96 port panel); the 18RU and 15RU connector panels are not interchangeable. Each shelf chassis configuration can also support a Modular Optical System (MOS) passive optics tray. The shelves are divided as follows:

- Common module area populated with two TCs, two SSCs, two CCCs
- Four quadrants, two in subshelf A and two in subshelf B
  - Low-capacity outer slots (1A, 1B, 2A, 2B, 3A, 3B, 4A, 4B, 14A, 14B, 15A, 15B, 16A, 16B, 17A, 17B)—can be populated with ECC, OC3, OC12, OC48, GIGE, EDFA
  - High-capacity inner slots (5A, 5B, 6A, 6B, 12A, 12B, 13A, 13B)—can be populated with ECC, OC3, OC12, OC48, GIGE, OC192, TMUX, EDFA, VSC (ECC is not supported in slots 6A, 6B, 12A, or 12B)

Amplification

System amplification is achieved in DWDM applications through the Erbium Doped Fiber Amplifier (EDFA) module. The EDFA is available in both line-amplifier and pre-amplifier models. The line-amplifier EDFA amplifies input signals measuring -28dB or greater. The pre-amplifier EDFA amplifies input signals measuring less than -28 dB. See figure 3-2.

Figure 3-2. EDFA Line-Amplifier and Pre-amplifier Applications
3.27 The EDFA also monitors the presence of SSC primary bits. If an absence of these primary bits occurs, the EDFA laser will be turned off. Assertion of a Loss Of Signal (LOS) alarm or a pump bias alarm is generated to the network management applications, while the assertion of over-temperature alarms shut down the EDFA. A pump bias alarm indicates the end-of-life of the EDFA.

Automatic In-Service Secondary State

3.28 The system supports the Automatic In-Service (AINS) secondary state. When the AINS secondary state is provisioned for a facility, the system automatically puts that facility in an in-service primary state after the facility has a customer signal without any of the specified conditions. Refer to table 3-A for supported facilities and applicable condition types and in-service states.

Table 3-A. AINS Provisioning Supported Facilities

<table>
<thead>
<tr>
<th>CUSTOMER SIGNAL</th>
<th>CONDITIONS</th>
<th>IN-SERVICE STATE</th>
</tr>
</thead>
<tbody>
<tr>
<td>DS1</td>
<td>AIS, LOF</td>
<td>IS</td>
</tr>
<tr>
<td>DS3</td>
<td>AIS, AIS, ISD, LOF, LOS</td>
<td>IS</td>
</tr>
<tr>
<td>EC1</td>
<td>AIS-L, LOF, LOS</td>
<td>IS</td>
</tr>
<tr>
<td>OC-3</td>
<td>AIS-L, LOF, LOS</td>
<td>IS</td>
</tr>
<tr>
<td>OC-12</td>
<td>AIS-L, LOF, LOS</td>
<td>IS</td>
</tr>
<tr>
<td>OC-48</td>
<td>AIS-L, LOF, LOS</td>
<td>IS</td>
</tr>
<tr>
<td>OC-192</td>
<td>AIS-L, LOF, LOS</td>
<td>IS</td>
</tr>
<tr>
<td>STS-1 embedded in EC1, OC-3, OC-12, OC-48, or OC-192</td>
<td>AIS-P, LOP-P, PLM-P, TIM-P, UNEQ-P</td>
<td>IS</td>
</tr>
<tr>
<td>STS-3c embedded in OC-3, OC-12, OC-48, or OC-192</td>
<td>AIS-P, LOP-P</td>
<td>IS</td>
</tr>
<tr>
<td>STS-12c embedded in OC-12, OC-48, or OC-192</td>
<td>AIS-P, LOP-P</td>
<td>IS</td>
</tr>
<tr>
<td>STS-48c embedded in OC-48 or OC-192</td>
<td>AIS-P, LOP-P</td>
<td>IS</td>
</tr>
<tr>
<td>VT1.5 within embedded STS-1</td>
<td>AIS-V, LOP-V, PLM-V, UNEQ-V</td>
<td>IS</td>
</tr>
</tbody>
</table>
Bidirectional Line Switched Ring

3.29 The 1677 SONET Link supports Bidirectional Line Switched Ring (BLSR) protection switching on OC-48 and OC-192 optical line interfaces. In BLSR, traffic transmits in both directions of the ring. Each fiber divides its timeslots equally between working and protection bandwidths. In the event of failure on the working line, traffic is switched to the protection line causing a loopback to form, sending the traffic back through network. Figure 3-3 shows the basic signal flow through a BLSR network.

3.30 OC-192 BLSR is not supported in slots 6AB and 12AB.

Figure 3-3. BLSR

BLSR Ring Automap Generation

3.31 The AUTOMAP parameter of the ED/ENT-FFP-OC48/OC192 TL1 command is used to enable/disable automatic generation of squelch/ring maps. All nodes within the BLSR ring must be configured for automap generation to occur. The maximum number of BLSR nodes for automap generation is 16. Each BLSR maintains its own maps; there is no master BLSR node. Automap messages are transmitted over the same BLSR ring; they do not cross BLSR rings (for example, dual-interconnected rings).

3.32 DCC must be enabled and operational for automap generation to occur. Automatic squelch and ring map generation is supported on DCC CLNP networks. The system discovers its immediate DCC neighbors and keeps track of the network address over which it communicates.
### Configurations

**3.33** Refer to table 3-B for descriptions of the modular configurations the system supports.

<table>
<thead>
<tr>
<th>ITEM</th>
<th>DESCRIPTION</th>
</tr>
</thead>
</table>
| 15RU Shelf or 18RU Shelf            | Power Panel  
I/O Modules  
Common Modules  
Air Filter  
Fan Assembly |
| I/O Modules                         | DS3/EC1 (ECC-12P)  
OC-3 (OC3-12P)  
OC-12 (OC12-4P)  
OC-48 (OC48-1P)  
OC-192 (OC192-1P)  
Gigabit Ethernet (GIGE-2P) |
| Common Modules                      | Common Control Card (CCC)  
STS Switch Card (SWC)  
Timing Card (TC) |
| Modular Optical System              | Add/Drop Modules (ADM)  
Dense Wavelength Division Multiplexer (DWDM) Modules  
Dispersion Compensation Modules (DCM) |
| Maximum number of shelves           | Two 15RU or 18RU shelves per rack                                          |
| Maximum number of I/O modules       | 24 half-height modules installed in slots 1-6 and 12-17                    |
| Maximum number of common modules    | 2 full-height CCC in slots 9 and 10  
2 full-height SWC in slots 7 and 8  
2 half-height TC in slots 11A and 11B |
| Battery feeds                       | Independent, redundant battery feeds  
Independent, redundant battery returns |
| Power supply redundancy             | 1+1 redundant battery feeds                                                  |
| Shelf power distribution            | Backplane to each module in shelf                                           |

### Customer Interface Over LAN

**3.34** Customer interface over LAN allows a direct connection of a Customer Interface Terminal (CIT) through an 10BaseT Local Area Network (LAN) to any rack in the system. This allows the user to diagnose a complex problem by performing local tests or maintenance actions from a local shelf.

**3.35** The CIT connects to the RS-232/RJ-11 console port of the Timing Card (TC) to set up the LAN interface.
Drop and Continue Architecture

3.36 Drop and Continue network cross connections are used in dual ring interworking applications. The signal is both dropped for local distribution and passed through to the next node forming a special case of multicast. Such a multicast is implemented on the Telecom Bus Serializer (TBS) device on the line cards. Drop and Continue STS-1s are multicast to adjacent IOCs through the auxiliary bus and to the SSC over the working and protect telecom bus serial links. TSEs on the SSCs are used for protection decisions of local drop traffic only. Figure 3-4 illustrates signal flow for Drop and Continue networks.

Figure 3-4. Drop and Continue

3.37 Three types of signals are available in Drop and Continue applications:

- Ring interfaces (continue part of Drop and Continue)
- Drop interfaces (drop part of Drop and Continue)
- Local access (typical UPSR)

3.38 For ring interfaces, STS-1, STS-3c, STS12c, and STS48c paths can be configured as DRI protection groups. Drop interfaces can be protected or unprotected; they can even be drop interfaces from other Drop and Continue rings. Local access is not supported at Drop and Continue drop nodes; it is supported only at other nodes on the Drop and Continue rings.
Electrical DS3/EC1 Hybrid IOC Module

3.39 The IFC 201 12-Port DS3/EC1 Interface Card (ECC-12P) supports the following facilities: EC1, standalone DS3, DS3 embedded in EC1, STS-1 embedded in EC1, VT1.5 embedded in EC1, DS1 embedded in VT1.5 in EC1, DS1 embedded in standalone DS3 or DS3 in EC1.

3.40 Each ECC-12P supports up to 12 EC1s or standalone DS3s. ECC-12Ps can carry a mix of DS3 and EC1 ports. The ECC-12P is compatible with the existing DS3/EC1 connector panel.

3.41 ECC-12Ps are 1:4 protected. Protection switching is revertive. The following groups of slots are used for 1:4 protection switching:

- 1A (P), 2A, 3A, 4A, 5A
- 1B (P), 2B, 3B, 4B, 5B
- 13A, 14A, 15A, 16A, 17A (P)
- 13B, 14B, 15B, 16B, 17B (P)

EMI/RFI Compliance

3.42 The system, including all internal cabling, is ElectroMagnetic Interference (EMI) and Radio Frequency Interference (RFI) compliant. The system complies to Federal Communications Commission (FCC) Code of Federal Regulations (CFR) Title 47, Part 15, Subpart B, Section 15.109.

Forward Error Correction

3.43 Forward Error Correction (FEC) corrects receiver errors that can occur because of a weak input signal. FEC works on OC192-1P modules when the SONET input signal is encapsulated with a digital wrapper containing FEC coding. FEC can be disabled through software in cases of interfacing with other vendor equipment or when using the OC192-1P in an access application.

3.44 For more information on FEC, refer to the OC192-1P Unit Data Sheet (UDS) in the UDS section of this manual.

In-Service Growth

3.45 In-service growth allows system expansion up to the wired matrix size without disrupting traffic. New modules can be added to the shelf while the system is in-service and carrying traffic.
In-Service Upgrade

3.46 Systems can be upgraded to R05.00 software and hardware from previous releases, as specified in the upgrade procedure, while the system carries traffic. The upgrade procedure can be completed in less than eight hours and within one maintenance window. Default values used when upgrading to R05.00 are defined for all new R05.00 provisioning parameters. Refer to table 3-C for the database status of in-service upgrade functions.

Table 3-C. In-Service Upgrade Database Status

<table>
<thead>
<tr>
<th>SAVED</th>
<th>NOT SAVED</th>
</tr>
</thead>
<tbody>
<tr>
<td>Provisioning data</td>
<td>Current and historical PM data</td>
</tr>
<tr>
<td>Current command level authorizations</td>
<td>Event log file</td>
</tr>
<tr>
<td>Equipment provisioning</td>
<td>Diagnostics data</td>
</tr>
<tr>
<td>Connection data</td>
<td></td>
</tr>
<tr>
<td>Facility provisioning</td>
<td></td>
</tr>
<tr>
<td>PM provisioning</td>
<td></td>
</tr>
<tr>
<td>User information</td>
<td></td>
</tr>
<tr>
<td>Site ID information</td>
<td></td>
</tr>
<tr>
<td>CPORT configuration</td>
<td></td>
</tr>
<tr>
<td>Command group and security levels</td>
<td></td>
</tr>
<tr>
<td>Alarm database/attributes</td>
<td></td>
</tr>
<tr>
<td>Threshold settings</td>
<td></td>
</tr>
</tbody>
</table>

3.47 In-service upgrade is implemented using TL1 commands. For in-service upgrades using TL1 commands, control of the new software upgrade procedure is through TL1 commands issued over any sufficiently privileged operations interface such as a Craft Interface Terminal (CIT) and/or an Element Management System (EMS). New software is downloaded from the Remote File Server (RFS) using the COPY-RFILE TL1 command. The new software release is activated using the OPR-DISK TL1 command. The system is rebooted with the new software using the INIT-SYS TL1 command against the CCC and the SWC/DCC processors. Finally, the TMUX modules are reprogrammed, if applicable.

Modular Optical System

3.48 For DWDM applications, the 1677 SONET Link is designed to work with a passive optical system called the Modular Optical System (MOS). The OC-48 and OC-192 Extra Long Reach (XLR) optics on 1677 SONET Link line modules are designed to work with the MOS to provide a cost effective and flexible solution for Optical Networking. The MOS is a passive, reliable, and
flexible system used to add and drop light on and off a network fiber and deliver the light to or from the 1677 SONET Link line modules. A banded optical architecture is used to minimize the insertion loss on expressed channels throughout the node. Bundles of light are added and dropped from the network path, then multiplexed or demultiplexed into usable wavelengths and delivered to the 1677 SONET Link line modules. MOS modules install directly above or below the 1677 SONET Link in a standard rack.

3.49 The MOS uses the following modules to accomplish DWDM applications:

- Add/Drop Modules (ADMs)
- Dense Wavelength Division Multiplexer (DWDM) modules
- Dispersion Compensation Modules (DCMs)

3.50 For more information on MOS modules, refer to the Unit Data Sheets (UDS) section of this manual. For information on MOS signal flow, refer to the FUNCTIONAL OPERATION section of the manual.

NEBS Compliance

3.51 The 1677 SONET Link R05.00 is level-3 Network Equipment Building Systems (NEBS) compliant in accordance with SR-3580, GR-63-CORE, and GR-1089-CORE.

Network Architecture

3.52 There are two basic network configuration topologies used by the 1677 SONET Link to provide SONET connectivity and transport for the metro network environment; multi-ring and multi-node, single Ring.

3.53 In multi-ring architectures, a series of 1677 SONET Link systems are connected together with separate protected sets of SONET rings between each pair of nodes. For example, in a 3 ring node network, nodes 1 and 2 share a protected SONET ring and nodes 2 and 3 share a protected separate SONET ring. Here, node 2 acts as a bridge between the sets of rings. Node 2 cross connects the two sets of rings together to allow traffic to travel from node 1 to node 3.

3.54 In multi-node, single ring architectures, there are multiple nodes connected together by a single, protected set of rings. In this case, each node has the ability to pass traffic through itself and back onto the ring in order for traffic to reach its destination.
One-Wire System Interface

3.55 The One-Wire System Interface provides the serial connection between the ADM, DWDM and DCM modules of the MOS to the 1677 SONET Link CCC module and supplies inventory information to the user. All MOS modules contain two Electronically Programmable Read-Only Memory (EPROM) devices that contain inventory information such as the module number, revision number, and CLEI code. The two EPROMS are programmed with identical information. The master EPROM on the CCC can query all EPROMs connected to it to retrieve the programmed information.

3.56 There may be one- or two-wire chains for each MOS system; a one-wire chain for non-redundant systems and a two-wire chain for redundant systems. One of the two EPROMs per MOS module is located on the left side of the module and the other on the right. For redundant systems, all left EPROMs are connected together and all right EPROMs are connected together forming two, independent one-wire chains. Each chain is connected to its own CCC creating two separate, but identical, one-wire paths. Either CCC can retrieve inventory data at anytime. For non-redundant system, only one side of EPROMS is connected together forming one, one-wire path. See figure 3-5.
Redundancy

3.57 The system detects and bypasses failures without affecting traffic or degrading service. All active circuits have redundant transmission and protection control. Modules operate as a pair with one being the working (active) module and the other the protection (standby). The working copy handles assigned processing tasks while the protection copy remains idle. If the working copy fails, the system activates alarms and switches to the protection copy, which becomes the working copy.
3.58 The 1677 SONET Link supports the following redundant equipment:

- Redundant switch matrixes
- Redundant control processors with independent operation
- Redundant disk storage devices for system database

3.59 The system has a redundant power protection scheme. Two power feeder inputs and returns feed each equipment rack.

Supported Client Signals

3.60 The 1677 SONET Link supports the following client signals:

- Digital Signals: DS3, EC1
- Optical Channels: OC-3, OC-12, OC-48, OC-192
- DWDM: OC-48, OC-192, Gigabit Ethernet (GIGE)

3.61 Optical channels frequencies are based on the C Band of the 100 GHz channel spacing allocation plan in the ITU-T standard grid.

3.62 The 1677 SONET Link provides Short-Reach (SR), Intermediate-Reach (IR), Long-Reach (LR), and Extra Long-Reach (XLR). Table 3-D gives the reach options for each optical channel.

<table>
<thead>
<tr>
<th>RATE</th>
<th>REACH-FIBER</th>
<th>WAVELENGTH</th>
<th>OPTICAL BUDGET</th>
</tr>
</thead>
<tbody>
<tr>
<td>OC-3</td>
<td>IR-SM</td>
<td>1310 nm</td>
<td>0-12 dB</td>
</tr>
<tr>
<td>OC-12</td>
<td>IR-SM</td>
<td>1310 nm</td>
<td>0-12 dB</td>
</tr>
<tr>
<td>OC-48</td>
<td>SR-SM</td>
<td>1310 nm</td>
<td>0-7 dB</td>
</tr>
<tr>
<td></td>
<td>IR-SM</td>
<td>1310 nm</td>
<td>0-12 dB</td>
</tr>
<tr>
<td></td>
<td>LR-SM</td>
<td>1310 nm</td>
<td>12-24 dB</td>
</tr>
<tr>
<td></td>
<td>XLR-SM</td>
<td>15xx nm</td>
<td>10-28 dB (400 km)</td>
</tr>
<tr>
<td>OC-192</td>
<td>LR-SM</td>
<td>15xx nm</td>
<td>8.5-22 dB</td>
</tr>
</tbody>
</table>

Switching Architecture

3.63 The 1677 SONET Link supports two switch architectures:

- 80Gb/s, 1536×1536 STS-1 Switch Fabric
- VT1.5 Switch Fabric
3.64  The 80 Gb/s, 1536×1536 switch fabric is based on a three stage Clos architecture with some added enhancements for multicast support. The first and third stages is performed by the IOC modules and the second stage is performed by the SSC modules. The three stage switch is a reconfigurable nonblocking switch. Therefore, every new connection has a possible path through the switch and some existing paths are moved to make room for new connections. Such changes in signal paths are done with no hits to traffic. The SSC switch fabric is redundant and supports optical protection switching and multicast applications.

3.65  The VT1.5 switch fabric works only with SONET STS-1 signals. In order to switch other payload types, the VT1.5 architecture uses IOCs with no I/O information as switching co-processors for the system. The STS switch fabric transmits payloads to these co-processors and receives other payloads as if it were a true I/O module. The VT1.5 switch is performed by the VT Switch Card (VSC) and provides 5 Gb/s of STS-1 switching at the VT1.5 level.

3.66  For a more detailed description of the switch architectures, refer to the FUNCTIONAL OPERATION section of this manual.

Timing

3.67  Timing distribution for the 1677 SONET Link is administered by the Timing Card (TC). Timing references can be sourced through any OC-n interface or externally from a BITS source. The TC uses a Phased Locked Loop (PLL) to lock to one of two incoming reference signals or if both references fail, supports holdover by meeting Stratum 3 requirements. Furthermore, the TC supplies DS1s derived from incoming OC-n lines to provide local BITS with references traceable from the timing source of that OC-n signal.

3.68  For more information, refer to the TC Unit Data Sheet (UDS) in the UDS section of this manual.

Unidirectional Path Switched Ring

3.69  The system supports Unidirectional Path Switched Ring (UPSR) node configurations for path protection. UPSR is available on all optical line rates as well as OC-192 supported slot pairs. The UPSR is built from two adjacent Input/Output Cards (IOCs) of the 15RU or 18RU shelf provisioned to form UPSR nodes. The UPSR node operates with other Add-Drop Multiplexers in a ring to provide traffic protection between the nodes of the UPSR.

3.70  Data is transmitted simultaneously along the working and protection lines of the ring. The traffic for each line is transmitted in the clockwise and counterclockwise directions and is received by both facilities of each UPSR node. A path selector is provisioned in each two-way protection group and
selects the best signal. If a fiber cut occurs, the received signals at the protection and working lines of the node are interrupted causing the path selectors at each node to select the alternate facility in order to automatically restore traffic.

3.71 The system supports UPSR protection for line side optical interfaces. UPSR is configurable for Pass Through, Drop and Continue, Drop Terminated, Drop Non-Terminated, and Linear APS applications.

3.72 Figure 3-6 shows a basic UPSR network.

Figure 3-6. UPSR

Network Applications

Data Communications Channel

3.73 The Data Communications Channel (DCC) provides communication between the 1677 SONET Link shelves. Users can remotely access Network Elements (NEs) through a local NE called the Gateway Network Element (GNE). The DCC provides the system communications about configuration, software downloads, and protection state information. There is a serial DCC from each IOC to the DCC controller on the SSC. The DCC controller is responsible for maintenance and protection DCC messages. The DCC operates at a bandwidth of 4 Mb/s and at the 192 kb/s rate. The system supports a up to 66 DCCs (32 line DCCs and 34 section DCCs).
3.74 When an OC-3, OC-12, OC-48, or OC-192 is initially provisioned, DCC is disabled. Layer 1 through layer 7 provisioning parameters can be modified with the ED-ULLDCC/ULSDCC, ED-LLLDCC/LLSDCC, ED-LCPDCC/LCPDCC, ED-TARP, and ED-ULCOMPMR TL1 commands. The modified layer 1 through layer 7 provisioning parameters become effective when the ENT-NETIF TL1 command is used to enable DCC communications.

Operations System Interface

3.75 The 1677 SONET Link supports a full 7 layer Operations System Interface (OSI) stack with Level 1 routing. Each DCC interface can be configured to run OSI. A TL1 gateway routes TL1 commands to their provisioned destinations over the OSI network. While doing so, the system also supports destinations over Internet Protocol (IP).

SONET Compatibility

3.76 TR-TSY-000253 defines SONET standards that allow transmission products from different vendors to operate within the same network. The SONET hierarchy consists of synchronously interleaved tributaries starting with STS-1. The STS-1 rate is 51.84 Mb/s. The STS-1 frame is divided into two parts: Signal Payload Envelope (SPE) and overhead. The SPE can contain an embedded DS-3 or floating or locked Virtual Tributary (VT). Overhead is defined for maintenance, user channels and growth channels.

3.77 Overhead is layered, with overhead bandwidth allocated to each layer. Layers are assigned based on the functions performed by the different channels. This layered approach lets the equipment access information carried in a specific layer without disturbing other layers or having to demultiplex the signal.

3.78 Input/Output Cards (IOCs) accept the following facilities:

- DS3 (44.736 Mb/s)
- EC1 (51.84 Mb/s)
- OC3 (155.54 Mb/s)
- OC-12 (622.08 Mb/s)
- OC-48 (2.488 Gb/s)
- OC-192 (9.953 Gb/s)
Alcatel 1603 SMX File Transfer

3.79 The system supports a file transfer protocol (FTP) on the IP network to support file transfers to Alcatel 1603 SMX nodes that may reside on subtended rings. When the server receives a put request and the destination path name contains a special format indicating a specific TID, the FTP server opens an OSI application layer session to a well known port on the node with that TID. All FTP data packets received will be forwarded to that node.

Connection Types

3.80 The system supports termination and/or cross-connection for a variety of synchronous and asynchronous signal types. The following connection types are supported:

- Two-way (full-duplex) connections
- Two-way drop-and-continue connections
- BLSR secondary ring interconnect on working connections
- Bidirectional ring pass-through connections
- Dual-node UPSR-UPSR and BLSR-BLSR ring interconnections
- Drop and continue connections for GigE virtual concatenated cross-connections through OC-48 and OC-192 BLSR and UPSR configurations supporting broadcast video applications
- DS1/DS3 embedded entities within STS-1, EC1, OC-\(n\) or DS3 entities transmultiplexed without VSC module

3.81 The system allows retrieval of existing cross-connections based on the user-specified cross-connect type. The CCT parameter of the RTRV-CRS-ALL/STS1/STS3C/STS12C/STS48C/T1/T3/VT1 TL1 commands must be specified to retrieve cross-connections based on cross-connect type.

Alarms

3.82 The 1677 SONET Link provides system, equipment, and facility alarms.
System

3.83 System alarms indicate detection of faults in the system, local office, or network. The system provides the following fault indications:

- Visible indicators on the equipment
- Contact closures that can be connected to an external alarm system

3.84 The 15RU or 18RU shelf contains one or two CCCs. The CCC provides the visual and physical interface for alarms. When alarms occur, the LEDs on the CCCs light.

3.85 The system logs all alarm and status information and maintains the status of current active alarms in the system status database. Summaries of active alarms can be retrieved on command. Alarms are reported automatically to network management equipment.

3.86 The system allows provisioning of autonomous message reporting on a user-session basis. A user can allow or inhibit all autonomous messages or specific categories of autonomous messages associated with the NE.

Equipment

3.87 Each active module contains a red status alarm indicator to identify module failure. Equipment alarms and parameters can be set system wide or individually. Equipment alarm provisioning allows the service provider to customize alarm designations. Equipment parameters define the notification code, condition type, and service effect for all equipment or individual modules. Notification codes of CR, MJ, and/or MN are system-generated autonomous messages. Internal equipment failures are declared immediately (no built-in delays).

Facility

3.88 The system provides facility alarms that indicate failures of DS1, DS3, EC1, VT1, OC-3, OC-12, OC-48, OC-192, and GIGE facility types. Facility alarms and parameters can be set system wide or individually. Facility alarm provisioning allows the service provider to customize facility alarm designations to support different service offerings.

3.89 Facility alarms have a built-in delay of 2.5 seconds before being declared and a delay of 10 seconds before being cleared.
Hardware Maintenance

Card Extraction Interlock

3.90 An extraction interlock mechanism is used by the 1677 SONET Link to notify the system that a module is about to be removed. Card Extraction Interlock requires a switch to be activated before the module is removed from the shelf. An electronic indicator notifies the control system that a module is about to be removed so that action can be taken to move signals away from the module being removed. A status LED informs the user when the module can be removed safely. All CCC, SSC, and TC modules contain card extraction interlock mechanisms.

Diagnostics

3.91 There are two forms of diagnostics performed on the 1677 SONET Link equipment: Self-Test diagnostics and Power-on diagnostics. Self-Test Diagnostics is used to test all CPU to peripheral data paths. System diagnostics ensure revision compatibility of all modules, detect fault, and isolate trouble to a replaceable module. Power-on diagnostics execute automatically when power is first applied to the system or when a module is replaced.

Fault Isolation

3.92 Fault isolation identifies fault conditions and traces them to a single module or channel. When the exact cause of a fault condition is not apparent, fault isolation generates a list of suspected components.

3.93 The user can retrieve the active internal physical paths through the NE, down to the board level, of all entities connecting the specified pair of endpoints through the system. This capability is provided by the TL1 command, FLTLOC-PATH.

3.94 The user can also retrieve the system debug logs, including card failure data and system log file data.
Remote Inventory

3.95 Remote Inventory (RI) enables the operator to remotely determine what equipment is installed in the 1677 SONET Link. The inventory data contains the following information for each replaceable unit in the system, where applicable:

- Software load revision information
- Software part number
- Firmware load revision information
- Part number/item change status/manufacturing revision
- Serial number
- Mnemonic
- Manufacturer
- Factory
- Date of manufacture
- Common Language Equipment Identifier (CLEI) code

3.96 The RTRV-EQPT command is used to provide current remote inventory information.

Performance Monitoring

3.97 The 1677 SONET Link collects path, line, and section Performance Monitoring (PM). A path is an end-to-end connection that transports digital signals at a specific rate. Path PM reflects the combined effects of multiple sources of signal degradation. In addition, any failure or degradation of signal performance can be isolated to a particular segment of the end-to-end path. PM detects problems throughout the network as well as within the system. A line connects two consecutive NEs and transports a single type of signal at a single-bit rate. A section is a portion of a line between the NE and a regenerator or between two consecutive regenerators. In the 1677 SONET Link system, Line and Section PM is for OC-$n$ facilities only.

3.98 PM operates based on user provisioned PM thresholds set for support and embedded facilities. Certain parameter information defines threshold levels. The user can select the parameter types, threshold levels, direction and accumulation period for collection registers.
3.99 Collection registers store the following thresholds:

- One current 15-minute register
- One previous 15-minute register
- Thirty-one recent 15-minute registers
- One current 1-day register
- One previous 1-day register

3.100 At the end of an accumulation period, current register content transfers to the corresponding previous register and initializes to zero. Data in the previous register transfers to the top of a recent register stack, and data at the bottom of the stack is discarded.

3.101 INIT-REG commands are used to reset the collection registers to zero. Command execution initializes current 15-minute or 1-day registers to zero for monitored parameter types, monitored values, location and direction.

3.102 Current or historical 15-minute or 1-day PM data can also be accessed. The following PM data can be retrieved through TL1 command or software:

- Immediate or designated date and time PM
- A specific port, range of ports, or all ports
- Up to 32 historical 15-minute reports, 7 historical 24-hour reports

Loopback

3.103 The 1677 SONET Link supports DS1, DS3, EC1, OC-3, OC-12, OC-48, OC-192, and VT1 facility loopbacks. See figure 3-7 for DS3 and EC1 loopback, see figure 3-8 for OC-3, OC-12, OC-48, and OC-192 loopback, see figure 3-9 for VT1 loopback, and see figures 3-10, 3-11, and 3-12 for DS1 loopbacks. Facility loopback is loopback of a signal received from the network before the switch fabric. The AIS signal is forwarded to the switch fabric.
Figure 3-7. DS3/EC1 Loopback

DS3/EC1 Interface Card

![Diagram of DS3/EC1 Loopback]

- **A** = LIU Line Loopback
- **B** = LIU Equipment Loopback
- **C** = Line Loopback
- **D** = Equipment Loopback

DS3 LIU Loopback supports a dual that is both A and B.

Figure 3-8. OC-3, -12, -48, and -192 Facility Loopback

OC-3, -12, -48, -192 Module

![Diagram of OC-3, -12, -48, -192 Loopback]

- **A** = Facility (or Line) Loopback
- **B** = Terminal (or Inward) Loopback
Figure 3-9. VT1 Facility Loopback

VT1.5 card

Incoming
IOC
OCn
STS
Fabric
VT
Fabric
STS
Fabric
IOC
OCn
Outgoing

VT = Facility (or Line) Loopback

AIS-V sent downstream if cross-connected

Figure 3-10. DS1(STS1-VT1-T1) Facility Loopback

VT1.5 Switch Card

Incoming
IOC
OCn
STS
Fabric
VT
Fabric
DS1
Fabric
VT
Fabric
STS
Fabric
IOC
OCn
Outgoing

T1(STS1-VT1-T1) Loopback

AIS sent downstream if cross-connected

Figure 3-11. DS1(STS1-T3-T1) Facility Loopback

VT1.5 Switch Card

Incoming
IOC
OCn
STS
Fabric
DS3
Fabric
DS1
Fabric
DS3
Fabric
STS
Fabric
IOC
OCn
Outgoing

T1(STS1-T3-T1) Loopback

AIS sent downstream if cross-connected
3.104 Equipment loopback is supported for DS3s, EC1s, OC-3s, OC-12s, OC-48s, and OC-192. Equipment loopback is loopback of a signal received from the switch fabric. The signal is still forwarded to the network.

3.105 Line loopback is supported for DS1s and DS3s. Line loopback is a complete loopback of the line signal by far-end equipment. The loopback request is sent through in-band control codes for SF and the Facility Data Link (FDL) for ESF.

3.106 ALLDS1LINE and dual loopback types are also supported for DS3s. ALLDS1LINE loopback is a line loopback of all embedded DS1 line signals by far-end equipment. The loopback request is sent through the Far-End Alarm and Control (FEAC) channel. Dual loopback is simultaneous line and equipment loopbacks at the LIU. LOCN must equal LIU for dual loopback.

3.107 DS1FEAC and payload loopback types are also supported for DS1s. DS1FEAC loopback is a complete line loopback of DS1 line signal by far-end equipment. The loopback request is sent through the FEAC channel of the DS3 in which the DS1 is embedded. Payload loopback is a loopback of DS1 payload by far-end equipment with newly-generated framing bit. The loopback request is sent through the DS1 ESF FDL.

Test Access

3.108 The system supports DS1, DS3, STS-1, STS-3c, STS-12c, STS-48c, and VT1 test access.
Test access in the 1677 SONET Link system is accomplished with the use of an external test set. The 1677 SONET Link supports the standard Test Access TL1 commands, which control connectivity to the test set.

Test access on the 1677 SONET Link is accomplished by using the protection SSC to take the protection signal from the service IOC and connect it to the test port. This connection is temporary and will be dropped in the event of an SSC fail-over. However, test access connections are remembered by the system and restored when both SSCs are operational. Figure 3-13 shows a multicast monitor cross connect.

**Figure 3-13. Multicast Test Access Monitor**

Test access allows for the monitoring, injection, and isolation of signals to isolate facility and/or equipment faults. The user can assign DS3s residing on an ECC, DS1s or VT1.5s embedded within an unprotected OC-3, or OC-12, or OC-48 or 1+1 linear APS OC-3, or DS1s embedded within a DS3 to function as a test access Facility Access Digroup (FAD) (or Test Access Digroup [TAD]) to monitor an incoming or outgoing STS-1 or DS3 embedded within an EC1, standalone DS3, or embedded DS1 or VT1.5. FAD/TAD ports can be consecutive or nonconsecutive and are assigned as FAD/TAD A and FAD/TAD B. FAD/TAD A and FAD/TAD B form a Test Access Port Pair (TAPP).

The two ports of a VT1.5 TAPP must be within the same STS-1, and the two ports of a DS1 TAPP must be within the same DS3. The two DS3 ports may reside on one ECC or two ECCs.
3.113 Up to 42 VT1.5 or DS1 TAPPs are allowed in one system. Up to six DS3/STS-1/STS-3c/STS-12c/STS-48c test access connections are allowed in one system.

3.114 The Test Access Path (TAP) can be manipulated locally or remotely through software control. The system acts as a Digital Test Access Unit (DTAU) to a Generic Test System (GTS). The GTS uses a Remote Test Unit (RTU) to interface through the TAP to the system’s TAPP. The system supports loop, monitor, and split test access connections.

3.115 The ENT-STS1/T1/T3/VT1 or ED-STS1/T1/T3/VT1 command is used to assign any ports as a TAPP (FAD/TAD A and FAD/TAD B). The CONN-TACC-STS1/T1/T3/VT1 command is then used to establish a test access connection. Equipment-side (AID) and facility-side (AID1) ports can be assigned for testing. See figure 3-14.

3.116 The CONN-TACC-STS1/T1/T3/VT1 command is used to set the test mode. The CHG-ACCMD-STS1/T1/T3/VT1 command is used to change the test access mode to loop, monitor, or split connection. The RTRV-TACC command is used to retrieve information on configured test access ports.

3.117 The TAP can be manipulated locally or remotely with TL1 commands. Users can passively monitor any incoming or outgoing equipment or facility signal through TAPs. A test access connection can be made to a cross-connected circuit or a single port.
3.118  TAPPs are provisioned to be in a public pool. A public pool is accessible by any user. The user that establishes a TACC session or a user with the appropriate privilege level can execute disconnect or change TACC commands.

3.119  For more information on test access, refer to the 1677 SONET Link Operation and Administration manual (PN 3EM13851AD).

Loop

3.120  Loop test access configurations return, or loopback, a transmitted signal to the sending device after it passes through all or part of an NE or communications link. Loopbacks are created with a 1-way connection from the connection path being monitored to the appropriate FAD/TAD and another 1-way connection from the target port to itself. A technician (or a built-in diagnostic circuit) can then compare characteristics of the returned signal to those of the transmitted signal. The LOOPE (see figure 3-15) and LOOPF (see figure 3-16) modes are available. LOOPE and LOOPF interrupt service.

Figure 3-15. LOOPE Test Access
Monitor

3.121  Monitor connections establish a parallel connection (conference primitive to a FAD/TAD) with a DS1 or VT1.5 circuit, but normal signal transmission continues with the test access connection transparent to the signal. The incoming signal passes through the designated port and the assigned TAP at the same time. The user can execute monitor connection commands without interrupting service. The system monitors equipment (MONE) (see figure 3-17), facility (MONF) (see figure 3-18), or both (MONEF) (see figure 3-19).
Split

3.122 Split test access configurations separate an existing connection and form a temporary connection between a specified test port and the facility or equipment port under test. Split test access connects a normal port to the TAP (conference primitive) and also connects the TAP to the normal port (1-way primitive). This connection can be used to insert a signal onto a circuit. The following modes are available: SPLTE (see figure 3-20), SPLTF (see figure 3-21), and SPLTEF (see figure 3-22). SPLTE, SPLTF, and SPLTEF interrupt service.
**Figure 3-20. SPLTE Test Access**

- **Facility Side (PORT A)**
  - **Equipment Side (PORT B)**
  - **B Side**
  - **A Side**
  - **Test Access Port**

- **FAD A**
- **FAD B**

*KAS* = KEEP ALIVE SIGNAL
(AIS-V for VT1 ports
Unframed QRS for T1 and VT ASYNC ports)

**Figure 3-21. SPLTF Test Access**

- **Facility Side (PORT A)**
  - **Equipment Side (PORT B)**
  - **B Side**
  - **A Side**
  - **Test Access Port**

- **FAD A**
- **FAD B**

*KAS* = KEEP ALIVE SIGNAL
(AIS-V for VT1 ports
Unframed QRS for T1 and VT ASYNC ports)
Administration

Secure Password Identifier

3.123 Each UID has an associated Password Identifier (PID). A password must be a string of 1-32 case-sensitive characters. The PCONV parameter of the ED-SECU TL1 command can be provisioned to require that the password contain at least one numeric or one special character. Of these, there must be at least two alphabetic characters and one numeric character.

3.124 Password aging, deactivation on inactivity, and user account deletion on inactivity can be provisioned on accounts. Aging tracks each user to enforce periodic password changing. If a user’s password age reaches the provisioned aging value and the user logs in after that time, a request for a new password is given, and a new password must be entered. If a new password is not entered before the end of the session, the user’s password is deactivated when the user logs off of the system. Deactivation on inactivity deletes a password or a UID if a user has not logged into the system within a specified period of time. Only an administrator can reactivate a password or UID.

Simplified User Privilege Parameter Changes

3.125 The system accepts ED-USER-SECU parameter changes without the user having to log out and then log in. ED-USER-SECU parameter modifications are effective immediately upon command execution.
Telcordia Login

3.126 The system accepts a Correlation Tag (CTAG) and a Target ID (TID) as part of login, and compares the TID to the stored Site ID (SID). Successful and unsuccessful logins return the SID and CTAG. Successful logins also return the authorized-users-only warning message, which is provisionable with the SET-ATTR-SECULOG TL1 command.

User-Privilege-Level Command Retrieval

3.127 The system supports the RTRV-PRVG-CMD TL1 command to retrieve the commands available to users with a specified user level or Command Access Privilege (CAP). Six security levels are defined in the system:

1. READ (read only)—The user can retrieve information about the system.
2. TEST—In addition to having access to the commands available to READ user, the TEST user can initiate non-service-affecting test procedures.
3. PROV (provisioning)—In addition to having access to the commands available to TEST user, the PROV user can perform non-destructive provisioning of IOCs, ports, and interfaces.
4. CONF (configure)—In addition to having access to the commands available to PROV user, the CONF user can configure the system, performing provisioning and testing of all IOCs, ports, interfaces, and circuits. The CONF user may configure all subsystems that do not allow for system-wide effect.
5. NETADMIN (network administrator)—The NETADMIN user can configure anything in the system except user accounts.
6. SEC (security administrator)—The SEC level can be combined with any of the other five levels. It is an independent security level, whereas the first five security levels are hierarchical. A SEC user can create, delete, and modify user accounts.

User-Based REPT^DBCHG Autonomous Message Reporting

3.128 The system allows a user to enable or disable REPT^DBCHG autonomous message reporting for commands that the user issues during the current login session. Only the commands issued by the user that executed the INH-DBCHGMSG-ALL TL1 command are affected. The ALW-DBCHGMSG_ALL TL1 command can be used to enable REPT^DBCHG autonomous message reporting after it has been disabled for that session.
User Security Levels

3.129 Users can be provisioned within the following User Access Privilege (UAP) levels:

1. READ (read only)
2. TEST
3. PROV (provision)
4. CONF (configure)
5. NETADMIN (network administrator)
6. SEC (security administrator)

3.130 The first five security levels are hierarchical (lowest to highest priority). For example, a user provisioned into the PROV level has all of the privileges of the PROV level in addition to those of the READ and TEST levels. A user must be provisioned into one (and only one) of the first five levels and may or may not be provisioned within the SEC level, as well. In addition, each command is assigned to one of these privilege levels. Users with a privilege level the same as or higher than the level assigned to a command can execute that command. Unauthorized attempts to execute commands are denied.

Distinctive Software Features

3.131 The following paragraphs describe various distinctive software features. For more information on the TL1 commands used to implement them, refer to the 1677 SONET Link Commands and Messages manual (PN 3EM13852AD) for complete command descriptions.

Numeric Ranging and Grouping

3.132 Numeric ranging and grouping eliminates the repetitive entry of one command to each port. The user can specify a range or group of ports in the AID parameter of certain commands, thus reducing the amount of time to provision multiple ports. Users can provision several ports with a single command rather than one command per port.

Two-Second Command Response

3.133 If the system is delayed in processing an input command, an in-progress message is sent to the user's VDT screen within 2 seconds of TL1 command entry.
4. EQUIPMENT LAYOUT

4.1 This section describes the 1677 SONET Link 15RU and 18RU shelf assemblies, optional standard rack configuration, modules, and mechanical equipment and the Modular Optical System (MOS) equipment. Optical and electrical connections are made on both the front and rear of the equipment. Vertical module orientation within each shelf allows air flow between modules. Insertion/extraction tabs on the faceplate of each plug-in module facilitate installation and removal. When snapped shut, the tabs also seat the module securely in the shelf connector. See figures 4-1 and 4-2 for illustrations of typical methods for module insertion and removal.
Figure 4-1. Module Insertion and Removal (Enhanced Lever Style)

**INSERTION**

A. PUSH EJECTOR HANDLE DOWN (1) TO SEAT MODULE, THEN TIGHTEN THUMBSCREWS.

B. WHILE PULLING EJECTOR HANDLE DOWN (2a), PUSH INTERLOCK SWITCH IN (2b).

C. PUSH INTERLOCK LEVER DOWN (3).

D. LEVER FULLY LATCHED

**REMOVAL**

A. LEVER FULLY LATCHED

B. LIFT INTERLOCK LEVER UP (1).

C. WHILE PULLING EJECTOR HANDLE DOWN (2a), PUSH INTERLOCK SWITCH OUT (2b).

D. AFTER UNSCREWING THUMBSCREWS, PUSH EJECTOR HANDLE UP (3).
Figure 4-2. Module Insertion and Removal (Old Lever Style)

METHOD 1

LOCKING TABS (MODULE INSERTION)

METHOD 2

UNLOCKING TABS (MODULE REMOVAL)
Rack Assembly

4.2 The 15RU or 18RU shelf is mounted into an American National Standards Institute (ANSI)-compliant customer rack. The customer is responsible for supplying the ANSI rack and Power Distribution Unit (PDU). Up to two 15RU or 18RU shelves can be installed into one ANSI rack. The 1677 SONET Link is sold as a single shelf when equipped in a customer rack.

4.3 Refer to table 4-A for ANSI rack specifications.

Table 4-A. ANSI Rack Specifications

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTICS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Description</td>
<td>Unequal-flange rack that provides mounting space for shelves</td>
</tr>
<tr>
<td>2. Physical dimensions</td>
<td></td>
</tr>
<tr>
<td>Height</td>
<td>7 ft. 0 in.</td>
</tr>
<tr>
<td>Width</td>
<td>26 in.</td>
</tr>
<tr>
<td>Depth</td>
<td>12 in.</td>
</tr>
<tr>
<td>3. Circuit capacity</td>
<td>1536×1536 STS-1 switch (80 Gb/s); 2688 VT1.5s (80 Gb/s) per 15RU or 18RU shelf</td>
</tr>
<tr>
<td>5. Power requirement</td>
<td></td>
</tr>
<tr>
<td>Input voltage</td>
<td>-48 V dc</td>
</tr>
</tbody>
</table>

4.4 Optionally, the 18RU shelf can be sold as part of a standard rack configuration. A standard rack configuration is equipped the following equipment:

- One or two 18RU shelves
- Supporting equipment such as DS1 splitters, DS3/EC1 connector panels, and a Quad Input Power Distribution Unit (PDU-Quad)
- Covers and trim panels

4.5 Standard rack assemblies are 23-inch, unequal-flange, closed-channel earthquake racks. A rack is 7 feet high, 26 inches wide, and 15.5 inches deep. The installed width of each rack, including trim and cable, is 36 inches. A rack without shelves, trim, and cable is 7 feet high, 25.94 inches wide, and 10.09 inches deep. See figure 4-3. Each rack uses 1.75-inch Electronic Industries Association (EIA) rack mounting increments. A standard 7-foot rack provides 43 EIA rack increments. Standard racks meet EIA specifications regarding earthquake resistance.
Figure 4-3. Equipment Rack (PN 1AD014120032)

NOTE:
ALLOW 5.00 IN. FOR SIDE COVERS.

(SEE NOTE)
4.6 Refer to table 4-B for equipment rack specifications for the standard rack assembly.

**Table 4-B. Equipment Rack Specifications**

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTICS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Description</td>
<td>23-inch, unequal-flange earthquake rack that provides mounting space for shelves in areas where zone 4 earthquake compliance is necessary</td>
</tr>
<tr>
<td>2. Physical dimensions (rack)</td>
<td></td>
</tr>
<tr>
<td>Height</td>
<td>7 ft 0 in.</td>
</tr>
<tr>
<td>Width</td>
<td>26 in.</td>
</tr>
<tr>
<td>Depth</td>
<td>15.5 in.</td>
</tr>
<tr>
<td>3. Circuit capacity</td>
<td>1536×1536 STS-1 switch (80 Gb/s); 2688 VT1.5s (80 Gb/s) per 18RU shelf</td>
</tr>
<tr>
<td>5. Power requirement</td>
<td></td>
</tr>
<tr>
<td>Input voltage</td>
<td>-48 V dc</td>
</tr>
</tbody>
</table>

4.7 Modular Optical System (MOS) modules install directly into the ANSI rack and are sold as single modules. For more information on 1677 SONET Link or MOS shelf installation, refer to the 1677 SONET Link Installation Practices manual (PN 3EM13849AD).

**Constraints**

4.8 Certain constraints must be considered when integrating the system into a physical network environment. Each installation presents its own set of considerations.

**Environment**

4.9 The system is designed for placement in a conventional Central Office (CO) or switching center environment. Refer to table 4-C for environmental operating conditions.
Cables, Connectors, and Adapters

4.10 The 1677 SONET Link uses both metallic and fiber-optic cables. Fiber-optic cables connect between modules in the 1677 SONET Link, the network, and the optical modules of the Modular Optical System. They are available for the 1677 SONET Link in different lengths, connector styles, and fiber types.

4.11 Connector types include SC-type, LC-type, or MT-RJ type. The FC-type and ST-type connectors are not used on the 1677 SONET Link, but adapter cables are available for connecting network cables that have these types of connectors to the node. Fiber-optic cable types include both single-mode (SM) and multimode (MM) and are available in a simplex cable (one fiber conductor) or duplex cable (two fiber conductors). See figure 4-4 for an illustration of fiber optic cable connector types.

Figure 4-4. Fiber-optic Connector Types
4.12 Metallic cables are used on the console port, the optical management bus jacks, the network management port (Ethernet port), and the DS3 ports on the connector panels. Refer to the unit Data Sheets (UDS) section of this manual to find out what type of cable and connectors individual modules use.

Shelf Assemblies

15RU Shelf

4.13 The 15RU shelf is a 19-inch wide, 12-inch deep, 26-inch high (15RU) rack-mount shelf. It is comprised of a card cage, a power panel, a field-replaceable 18RU fan tray, and a field-replaceable air filter. See figure 4-5.

Figure 4-5. 15RU Shelf
18RU Shelf

4.14 The 18RU shelf is a 19.12-inch wide, 12.67-inch deep, 31.40-inch high (18RU) rack-mount shelf. It is comprised of a card cage, a power panel, a field-replaceable 18RU fan tray, and a field-replaceable air filter. See figure 4-6. The 18RU shelf provides access to the 18RU fan tray without disturbing cables mounted in the cable guide.

Figure 4-6. 18RU Shelf
15RU or 18RU Shelf Card Cage

4.15 The 17-slot card cage holds the system modules and the Input/Output Cards (IOCs). System modules are located in the middle slots of the shelf, slots 7–11. IOCs are located in the left and right outside slots, 1–6 and 12–17. Slot numbers are labeled along the top edge and bottom edge of the card cage.

4.16 System modules and IOCs are either half-height or full-height size. When a slot contains a half-height module, the lower half of the slot is designated A and the upper half is designated B. When the slot contains a full-height module, the slot is designated AB. See figure 4-7. For example, two half-height modules in slot 3 are identified as the 3A module and the 3B module. One full-height module in slot 3 is identified as the 3AB module. Two types of removable card-slot adapters can convert either two adjacent IOC slots or three adjacent IOC slots for half-height module applications. A card-slot adapter to convert one slot is not supported.

4.17 System modules install into specific slots of the card cage. Mechanical keying prevents users from installing them in the wrong slots. IOCs, on the other hand, are generally installed in any available IOC slot. See figure 4-7. When an IOC requires installation in a specific slot, software keying notifies the user through a warning message or by lighting the module front panel LED if the module is in the wrong slot.

Figure 4-7. Card-Cage Numbering and Card Location
Modules

System Modules

4.18 System modules include the following:

- SSC 103 80 Gb STS Switch Card (SSC)
- CCC 104 Common Control Card (CCC)
- TC 301 Stratum 3 Timing Card (TC)

4.19 These modules occupy specific slots in the card cage. Mechanical keying prevents users from installing system modules of the same size in the wrong slots.

4.20 The system requires at least one SSC, a CCC, and a TC for minimum operation, and requires two of each module for redundant operation. The system also requires at least one IOC for minimum operation. For automatic protection switching (APS) the node requires 1+1 OC-n modules or 1xN ECC modules.

4.21 For fault protection, the system modules support redundancy. Redundancy is accomplished by installing a primary module and a secondary module in adjacent slots. During operation the first module to become operational is designated the primary module and the other as the secondary module. The modules remain in these operating states unless a problem with the primary module is detected or a user intentionally changes the module state through software or by activating a module interlock switch manually. If any of these actions occurs, the secondary module will become the primary module, and the old primary module will become the secondary module.

Input/Output Cards (IOCs)

4.22 Input/Output Cards (IOCs) include the Erbium-Doped Fiber Amplifier (EDFA), DS3/EC1 interface modules, the gigabit Ethernet, line modules, and the transmultiplex module. The EDFA module is a system controllable in-line and/or pre-amplifier that provides up to +23dB of signal gain to the output signal. DS3/EC1 interface modules provide SONET section, line, and path termination. The gigabit Ethernet supports two IEEE 802.3-compliant ports.
operating in serial mode. Line modules (all OC-\(n\) modules) provide SONET section termination and line termination. The TMUX performs DS3-structured STS-1 to VT-structured STS-1 translation and DS3-DS1 and VT-DS1 path monitoring. The following IOCs are supported by the 1677 SONET Link:

- EDFA 10x Erbium-Doped Fiber Amplifier (EDFA)
- IFC1 201 12-Port DS3/EC1 Interface Card (ECC-12P)
- IFC2 10x 2-Port Gigabit Ethernet, LX (GIGE-2P)
- IFC4 10x 2-Port Gigabit Ethernet, SX (GIGE-2P)
- LC1 10x 12-Port MM OC-3 Line Card (OC3-12P)
- LC2 10x 12-Port IR OC-3 Line Card (OC3-12P)
- LC3 10x 12-Port LR OC-3 Line Card (OC3-12P)
- LC4 10x 4-Port MM OC-12 Line Card (OC12-4P)
- LC5 10x 4-Port IR OC-12 Line Card (OC12-4P)
- LC6 10x 4-Port LR OC-12 Line Card (OC12-4P)
- LC10D x3x 1-Port XLR OC-48 Line Card (OC48-1P)
- LC7D 10x 1-Port SR OC-48 Line Card (OC48-1P)
- LC7ID 10x 1-Port IR OC-48 Line Card (OC48-1P)
- LC8D 10x 1-Port LR OC-48 Line Card (OC48-1P)
- LC12D x3x 1-Port LR OC-192 Line Card (OC192-1P)
- TMUX 201/301 2.5 Gb/s Transmux (TMUX)

**Miscellaneous Assemblies**

4.23 Other system assemblies include the power panel, 15RU or 18RU fan tray and related equipment, PDU-Quad, DS1 splitter, DS3/EC1 connector panel.
Power Panel

4.24 The power panel provides an interface for an external -48 V dc power source. Either a single external power source or two independent external power sources, labeled PWRA and PWRB for identification, can be connected to the node. When the node has one power source, a power source failure will cause the node to shut down. When the node has two independent power sources and one fails or is turned off, the node will still operate properly. The power panel also houses components that condition and filter the A and B input power.

4.25 The 15RU power panel is on the front of the 15RU shelf. See figure 4-8. The 18RU power panel is on the rear of the 18RU shelf. See figure 4-9.

Figure 4-8. 15RU Power Panel

Figure 4-9. 18RU Power Panel

4.26 The PWRA and PWRB lights on the front panel of the CCC indicate when each power source is on, off, failed, or not connected. When the system is using two CCCs, both CCC LEDs light providing identical power information.
4.27 The 1677 SONET Link uses a forced-air cooling system, which is driven by the 15RU or 18RU fan tray. See figure 4-10. The fan-tray, which is at the top of the shelf, draws ambient air into the shelf through the air plenum at the bottom of the shelf. The air is then sent through the bottom front and sides of the shelf. Air passes through a high dust-arresting polyurethane air filter, and over the surfaces of the modules. Heated air exits the top rear of the shelf. For the 15RU shelf, the 1RU-high air-plenum tray attaches to the rack using separate mounting brackets. The air-plenum tray is integrated into the 18RU shelf.

Figure 4-10. Forced-Air Cooling System

4.28 The removable fan tray contains six multi-speed fans and a fan-controller module. The six fans provide 1:N protection, which prevents the 1677 SONET Link from overheating if one of the fans fails. The fan-controller module monitors the rotational speed of each fan. When all fans are rotating at the correct speed, the FAN light on the CCC lights green to indicate the fan tray is without error. If one fan fails, all other fans speed up to provide more air.
flow, and the FAN light turns amber, indicating a replacement of the fan tray is necessary within 72 hours. If two or more fans fail, the FAN light becomes red, indicating replacement of the fan tray is needed immediately to prevent the node from overheating.

**PDU-Quad**

4.29 The optional PDU-Quad provides battery power distribution for the standard rack configuration. An Alarm LED indicates either loss of A or B power or a tripped breaker or fuse.

**DS1 Splitter**

4.30 A DS1 splitter duplicates BITS inputs and sends primary and secondary BITS signal to the TC 301 Timing Cards (TCs) in the 18RU shelf. One DS1 splitter is equipped for each 18RU shelf in a standard rack configuration.

**DS3/EC1 Connector Panel**

4.31 A 48-port DS3/EC1 connector panel provides DS3/EC1 signal connections for up to four ECC-12Ps. A 96-port DS3/EC1 connector panel provides DS3/EC1 signal connections for up to eight ECC-12Ps. A DS3/EC1 provides the ability to switch all DS3/EC1 signals from a working ECC-12P to the associated protection ECC-12P. A DS3/EC1 connector panel is mounted on the rear of a 15-RU or 18-RU shelf when the shelf is equipped with ECC-12Ps.
Modular Optical System

4.32 The following Modular Optical System (MOS) modules are available:

- ADME 013 E-Band East Add/Drop Module (ADM)
- ADMW 013 E-Band West Add/Drop Module (ADM)
- ADME 014 F-Band East Add/Drop Module (ADM)
- ADMW 014 F-Band West Add/Drop Module (ADM)
- DCME 020 20 km East Dispersion Compensation Module (DCM)
- DCMW 020 20 km West Dispersion Compensation Module (DCM)
- DCME 040 40 km East Dispersion Compensation Module (DCM)
- DCMW 040 40 km West Dispersion Compensation Module (DCM)
- DCME 060 60 km East Dispersion Compensation Module (DCM)
- DCMW 060 60 km West Dispersion Compensation Module (DCM)
- DCME 080 80 km East Dispersion Compensation Module (DCM)
- DCMW 080 80 km West Dispersion Compensation Module (DCM)
- DWDME 101 E-Band E-Dense Wavelength Division Multiplexer (DWDM)
- DWDMW 101 E-Band W-Dense Wavelength Division Multiplexer (DWDM)
- DWDME 102 F-Band E-Dense Wavelength Division Multiplexer (DWDM)
- DWDMW 102 F-Band W-Dense Wavelength Division Multiplexer (DWDM)

4.33 ADMs separate bands of 4 to 8 optical signals to be filtered by the DWDMs to individual optical carriers for the 1677 SONET Link line modules. DWDMs also separate Legacy 1310 nm signals. DCMs compensate for chromatic dispersion in OC-192 applications.

4.34 MOS modules are classified by using East and West logic, where the two fiber paths of a ring are divided into East and West portions for protection purposes. East and West modules are assembled into the rack to correspond with customer designated directions. Fiber coming from East modules is routed
to the right side of the rack. Fiber coming from West modules is routed to the left side of the rack. Network traffic entering an East module comes from the East side of the Central Office (CO) and/or from a node to the East. The reverse is true for West modules. Light paths from the left and right sides of every MOS module have two distinct light paths that never cross.

4.35  East modules mount above West modules and ADMs mount between DWDMs. When DCMs are used, they mount above ADMs and DWDMs for East DCMs and below ADMs and DWDMs for West DCMs. See figure 4-11 for the recommended MOS East/West module placement.

**Figure 4-11. Recommended MOS Module Placement**
5. UNIT DESCRIPTIONS

5.1 Refer to table 5-A for brief descriptions of the racks, 15RU and 18RU shelves, supporting equipment, and modules.

Table 5-A. 1677 SONET Link Unit Descriptions

<table>
<thead>
<tr>
<th>UNIT</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rack</td>
<td>A single rack houses up to two 15RU or 18RU shelves and supporting equipment. It provides zone 4 earthquake compliance and is an unequal-flange rack. A single rack is 7 feet high, 26 inches wide, and 15.5 inches deep.</td>
</tr>
<tr>
<td>15RU Shelf</td>
<td>The 15RU shelf installs into a standard ANSI rack. It is comprised of a power panel (front of card cage), card cage, and a 15RU fan tray.</td>
</tr>
<tr>
<td>18RU Shelf</td>
<td>The 18RU shelf installs into a standard ANSI rack. It is comprised of a power panel (rear of card cage), card cage, and a 18RU fan tray.</td>
</tr>
<tr>
<td>15RU Fan Tray</td>
<td>The 15RU fan tray contains six multi-speed fans and a fan-controller to provide 1+n protection, preventing overheating of the system.</td>
</tr>
<tr>
<td>18RU Fan Tray</td>
<td>The 18RU fan tray contains six multi-speed fans and a fan-controller to provide 1+n protection, preventing overheating of the system.</td>
</tr>
<tr>
<td>15RU 48-Port DS3/EC1 Connector Panel</td>
<td>15RU 48-port DS3/EC1 connector panels are mounted on either the equipment rack or the rear of the 15RU shelf. 48-port DS3/EC1 connector panels provide 48 DS3 connections and connect to ECC-12Ps through BNC connectors accessible at the rear of the 15RU shelf once connector covers are removed.</td>
</tr>
<tr>
<td>15RU 96-Port DS3/EC1 Connector Panel</td>
<td>15RU 96-port DS3/EC1 connector panels are mounted on either the equipment rack or the rear of the 15RU shelf. 96-port DS3/EC1 connector panels provide 96 DS3/EC1 connections and connect to ECC-12Ps through BNC connectors accessible at the rear of the 15RU shelf once connector covers are removed.</td>
</tr>
<tr>
<td>UNIT</td>
<td>DESCRIPTION</td>
</tr>
<tr>
<td>------</td>
<td>-------------</td>
</tr>
<tr>
<td>18RU 48-Port DS3/EC1 Connector Panel</td>
<td>18RU 48-port DS3/EC1 connector panels are mounted on either the equipment rack or the rear of the 18RU shelf. 48-port DS3/EC1 connector panels provide 48 DS3 connections and connect to ECC-12Ps through BNC connectors accessible at the rear of the 18RU shelf once connector covers are removed.</td>
</tr>
<tr>
<td>PN: 3EM12329AA</td>
<td>Qty: Up to 4 per 18RU shelf</td>
</tr>
<tr>
<td>18RU 96-Port DS3/EC1 Connector Panel</td>
<td>18RU 96-port DS3/EC1 connector panels are mounted on either the equipment rack or the rear of the 18RU shelf. 96-port DS3/EC1 connector panels provide 96 DS3/EC1 connections and connect to ECC-12Ps through BNC connectors accessible at the rear of the 18RU shelf once connector covers are removed.</td>
</tr>
<tr>
<td>PN: 3EM12330AA</td>
<td>Qty: Up to 2 per 18RU shelf</td>
</tr>
<tr>
<td>Power Distribution Unit, Quad Input (PDU-Quad)</td>
<td>The PDU-Quad distributes A1-, A2-, B1-, and B2-battery power that feeds shelves and fans. It provides redundant, fuse-protected connections to each shelf and fan powered within a bay. It contains front-panel alarm indicators that indicate loss of A1, A2, B1, or B2 power or a tripped breaker or blown fuse.</td>
</tr>
<tr>
<td>PN: 3EM14200AB</td>
<td>Qty: 1 per single or dual rack</td>
</tr>
<tr>
<td>DS1 Splitter</td>
<td>The DS1 splitter terminates a 1.544 MHz DS1 BITS external clock reference. The DS1 splitter receives one primary and one secondary BITS reference and outputs two primary and two secondary BITS references. One primary and one secondary BITS reference is distributed to each of two TCs the associated 18RU shelf.</td>
</tr>
<tr>
<td>PN: 3EM14189AD/AE</td>
<td>Qty: Up to two per rack (one per 18RU shelf)</td>
</tr>
<tr>
<td>ADME 01x East Add/Drop Module (ADM)</td>
<td>ADMs add and drop light on/off network fiber. They are part of the MOS system and install directly into an ANSI rack. ADM East modules support E and F channel bands.</td>
</tr>
<tr>
<td>PN: 3EM12215AA (E band)</td>
<td>Qty: 1 per channel band, per East direction</td>
</tr>
<tr>
<td>3EM12217AA (F band)</td>
<td></td>
</tr>
<tr>
<td>ADMW 01x West Add/Drop Module (ADM)</td>
<td>ADMs add and drop light on/off network fiber. They are part of the MOS system and install directly into an ANSI rack. ADM West modules support E and F channel bands.</td>
</tr>
<tr>
<td>PN: 3EM12216AA (E band)</td>
<td>Qty: 1 per channel band, per West direction</td>
</tr>
<tr>
<td>3EM12218AA (F band)</td>
<td></td>
</tr>
<tr>
<td>UNIT</td>
<td>DESCRIPTION</td>
</tr>
<tr>
<td>------</td>
<td>-------------</td>
</tr>
<tr>
<td>CCC 104 Common Control Card (CCC)</td>
<td>The CCC is the main processing power in the node, controlling communication between the IOCs, SSCs, and the TC. The CCC records and controls node events, monitoring events, and alarm events. The CCC contains two removable flash disks that hold system image and configuration, statistics, logging, and billing-information files. The CCC supports audible and visual alarms.</td>
</tr>
<tr>
<td>PN: 3EM12219AB Qty: 2 per shelf, slots 9 and 10</td>
<td></td>
</tr>
<tr>
<td>DCME 0x0 East Dispersion Compensation Module (DCM)</td>
<td>East DCMs compensate for chromatic dispersion. They are part of the MOS system and install directly into an ANSI rack.</td>
</tr>
<tr>
<td>PN: 3EM12222AA (20 km) 3EM12224AA (40 km) 3EM12226AA (60 km) 3EM12228AA (80 km) Qty: Up to 2 in the East direction</td>
<td></td>
</tr>
<tr>
<td>DCME 0x0 West Dispersion Compensation Module (DCM)</td>
<td>West DCMs compensate for chromatic dispersion. They are part of the MOS system and install directly into an ANSI rack.</td>
</tr>
<tr>
<td>PN: 3EM12223AA (20 km) 3EM12225AA (40 km) 3EM12227AA (60 km) 3EM12229AA (80 km) Qty: Up to 2 in the West direction</td>
<td></td>
</tr>
<tr>
<td>DWDM 10x East Dense Wavelength Division Multiplexer (DWDM)</td>
<td>DWDMs multiplex aggregate mixed-rate signals into one optical channel at the OC-48 rate. DWDMs also demultiplex the OC-48 optical channel into aggregate signals. DWDMs install directly into the ANSI rack and support E and F channels bands in East direction. They are part of the MOS system.</td>
</tr>
<tr>
<td>PN: 3EM12230AA (E band Ch. 35-38) 3EM12232AA (F band Ch. 30-33) Qty: Up to 2 in the East direction</td>
<td></td>
</tr>
<tr>
<td>DWDMW 10x West Dense Wavelength Division Multiplexer (DWDM)</td>
<td>DWDMs multiplex aggregate mixed-rate signals into one optical channel at the OC-48 rate. DWDMs also demultiplex the OC-48 optical channel into aggregate signals. DWDMs install directly into the ANSI rack and support E and F channels bands in the West direction. They are part of the MOS system.</td>
</tr>
<tr>
<td>PN: 3EM12231AA (E band Ch. 35-38) 3EM12233AA (F band Ch. 30-33) Qty: Up to 2 in the West direction</td>
<td></td>
</tr>
<tr>
<td>EDFA 10x Erbium Doped Fiber Amplifier (EDFA)</td>
<td>The EDFA is an optical amplifier provides a 23 dB signal gain and amplifies as many as 40 ITU C-Band channels simultaneously. The EDFA is available for either line-amplified or a pre-amplified applications. Each EDFA is installed into two adjacent half-high slots.</td>
</tr>
</tbody>
</table>
### Table 5-A. 1677 SONET Link Unit Descriptions (cont.)

<table>
<thead>
<tr>
<th>UNIT</th>
<th>DESCRIPTION</th>
</tr>
</thead>
</table>
| IFC1 201 12-Port DS3/EC1 Interface Card (ECC-12P)  
PN: 3EM12348AA  
Qty: Up to 20 per shelf, slots 1-5 and 12-16, A or B | The ECC-12P provides twelve DS3/EC1 interfaces. Up to 16 working ECC-12Ps (providing up to 192 DS3/EC1 interface connections) are supported in either an unprotected or APS 1 x n protected configuration. Up to four protection ECC-12Ps are supported in the APS 1 x n protected configuration. |
| IFC2 10x 2-Port Gigabit Ethernet, LX (GIGE-2P)  
PN: 3EM12310AA/AB  
Qty: Up to 24 per shelf, slots 1-6 and 12-17, A or B | The GIGE-2P supports two IEEE 802.3-compliant ports operating in serial mode. It supports Generic Framing Protocol (GFP) Encapsulation and Virtual Concatenation of up to 21 STS-1s. |
| IFC4 10x 2-Port Gigabit Ethernet, SX (GIGE-2P)  
PN: 3EM12311AA/AB  
Qty: Up to 24 per shelf, slots 1-6 and 12-17, A or B | The GIGE-2P supports two IEEE 802.3-compliant ports operating in serial mode. It supports Generic Framing Protocol (GFP) Encapsulation and Virtual Concatenation of up to 21 STS-1s. |
| LC2 10x 12-Port IR OC-3 Line Card (OC3-12P)  
PN: 3EM12238AA/AB  
Qty: Up to 24 per shelf, slots 1-6 and 12-17, A and B | The OC3-12P is an input/output (IOC) module that provides 12 OC-3, 1310 nm interfaces. This OC3-12P has an SM, IR laser transmitter and an LC connector type. |
| LC5 10x 4-Port IR OC-12 Line Card (OC12-4P)  
PN: 3EM12241AA/AB  
Qty: Up to 24 per shelf, slots 1-6 and 12-17, A and B | The OC12-4P provides four OC-12, 1310 nm interfaces. This OC12-4P has an SM, IR laser transmitter and an SC connector type. |
| LC7D 10x 1-Port SR OC-48 Line Card (OC48-1P)  
PN: 3EM12301AA/AB (DC-SM-SC)  
Qty: Up to 24 per shelf, slots 1-6 and 12-17, A and B | The OC48-1P provides one OC-48 interface with a 1310 nm interface port. This type of OC48-1P has a Short-Reach (SR) transmission laser and uses Single-Mode (SM) fiber connection with an SC connector type. |
| LC7ID 10x 1-Port IR OC-48 Line Card (OC48-1P)  
PN: 3EM12302AA/AB (DC-SM-SC)  
Qty: Up to 24 per shelf, slots 1-6 and 12-17, A and B | The OC48-1P provides one OC-48 interface with a 1310 nm interface port. This type of OC48-1P has an Intermediate-Reach (IR) transmission laser and uses SM fiber connection with an SC connector type. |
| LC8D 10x 1-Port LR OC-48 Line Card (OC48-1P)  
PN: 3EM12312AA/AB (DC-SM-SC)  
Qty: Up to 24 per shelf, slots 1-6 and 12-17, A and B | The OC48-1P provides one OC-48 interface with a 1310 nm interface port. This type of OC48-1P has a Long-Reach (LR) transmission laser and uses SM fiber connection with an SC connector type. |
### Table 5-A. 1677 SONET Link Unit Descriptions (cont.)

<table>
<thead>
<tr>
<th>UNIT</th>
<th>DESCRIPTION</th>
</tr>
</thead>
</table>
| LC10D x3x 1-Port XLR OC-48 Line Card (OC48-1P)  
PN: 3EM12250AA/AB (DC-SM-SC, 1553.33)  
3EM12251AA/AB (DC-SM-SC, 1552.52)  
3EM12252AA/AB (DC-SM-SC, 1551.72)  
3EM12253AA/AB (DC-SM-SC, 1550.92)  
3EM12254AA/AB (DC-SM-SC, 1549.31)  
3EM12255AA/AB (DC-SM-SC, 1548.51)  
3EM12256AA/AB (DC-SM-SC, 1547.72)  
3EM12257AA/AB (DC-SM-SC, 1546.92)  
Qty: Up to 24 per shelf, slots 1-6 and 12-17, A and B | The OC48-1P provides one OC-48 interface with an interface port for one of the 32 ITU C-Band DWDM channels located on the 100 GHz spacing grid. The OC48-1P supports Drop and Continue (DC) configurations using an SM fiber type, an Extra-Long-Reach (XLR) transmission laser, and an SC connector type. |
| LC12D x3x 1-Port LR OC-192 Line Card (OC192-1P)  
PN: 3EM12266AA/AB (DC-SM-SC, 1553.33)  
3EM12267AA/AB (DC-SM-SC, 1552.52)  
3EM12268AA/AB (DC-SM-SC, 1551.72)  
3EM12269AA/AB (DC-SM-SC, 1550.92)  
3EM12270AA/AB (DC-SM-SC, 1549.32)  
3EM12271AA/AB (DC-SM-SC, 1548.51)  
3EM12272AA/AB (DC-SM-SC, 1547.72)  
3EM12273AA/AB (DC-SM-SC, 1546.92)  
Qty: Up to of 4 per shelf, slots 5AB, 6AB, 12AB, and 13AB | The OC192-1P provides one OC-192 interface for DC configurations. The OC192-1P has an ITU DWDM channel interface and uses single mode fiber, an LR laser transmitter, and an SC connector type. FEC is also supported on OC192-1Ps. |
| SSC 103 80 Gb/s STS Switch Card (SSC)  
PN: 3EM12295AC (128MB of SWC RAM)  
3EM12295AD (256MB of SWC RAM)  
Qty: 2 per shelf, slots 7 and 8 | The SSC is comprised of two controllers called the Switch Controller and the DCC Controller. The SSC manages the switch fabric (SWC) controller subsystem of the shelf. The SSC-SWC controls the center-stage 80-Gb/s switch and all IOCs. The SSC-DCC manages the DCC controller subsystem of the shelf. The DCC selects and switches up to 128 DCC channels. (However, the system software limits the system maximum to 66 DCCs—32 line DCCs and 34 section DCCs.) The DCC permits network administration, alarm surveillance, provisioning, and control of a network from its central location. |
| TC 301 Timing Card (TC)  
PN: 3EM12309AB  
Qty: 2 per shelf, slots 11A and 11B | The TC provides the timing reference signal for all modules in the node. The time is derived from the BITS DS1s or from any OC-\(n\) interface. A Stratum-3 quality holdover is supported when external timing fails. The TC contains an Ethernet port connection for remote management and a RS-232 port connection for local management. Redundancy requires TC in slots 11A and 11B. |
<table>
<thead>
<tr>
<th>UNIT</th>
<th>DESCRIPTION</th>
</tr>
</thead>
</table>
| TMUX x01 2.5 Gb/s Transmux (TMUX)  
PN: 3EM12308AA/AB  
Qty: Up to 4 per shelf, slots 1-6 and 12-17, A and B | The TMUX is capable of performing DS3-structured STS-1 to VT-structured STS-1 translation and DS3 DS1 and VT DS1 path monitoring. The TMUX supports 48 STS-1 port pairs in high-capacity 2.5 Gb/s slots. |
| VSC 101 5 Gb/s VT1.5 Switch Card (VSC)  
PN: 3EM12313AB  
Qty: Up to 4 per shelf, slots 1-6 and 12-17, A and B | The VSC supports VT1.5 grooming and cross-connections, and provides 5 Gb/s switching capacity in high-capacity slots 5A, 5B, 6A, 6B, 12A, 12B, 13A, or 13B when using an 80 Gbps STS switch. Redundancy is also supported. |
6. FUNCTIONAL OPERATION

6.1 A fully loaded 1677 SONET Link system with two 15RU or 18RU shelves holds a DS3 port capacity of up to 384 DS3s, 576 OC-3s, 192 OC-12s, 48 OC-48s, or 8 OC-192s. It provides interfaces for DS3s, OC-3s, OC-12s, OC-48s, OC-192s, and Gigabit Ethernet (GIGE) traffic. The system functions using the following subsystem architectures:

- I/O Subsystem—Input Conditioning
- Matrix Switching
- I/O Subsystem—Output Conditioning
- Control
- Clock Distribution
- Modular Optical System

6.2 Each subsystem corresponds to hardware elements made up of one or more modules or assemblies. The Input/Output (I/O) and 3-stage Clos switch matrix perform signal processing functions. The remaining subsystems support signal processing and provide control, synchronization and power to the system.

I/O Subsystem—Input Conditioning

6.3 The system processes traffic in both transmit and receive directions simultaneously. In this section, input from the receive direction of signal flow will be discussed. The Output Signal Transmission section describes signal flow in the transmit direction.

6.4 DS3 input conditioning provides the interface for customer DS3s at the rate of 44.736 Mb/s. The signals are processed and output at the rate of 51.840 STS-1 Mb/s is sent to the switch matrix.

6.5 EC1 input conditioning provides the interface for customer EC1s at the rate of 51.840 Mb/s. The signals are processed and output at the rate of 51.840 STS-1 Mb/s is sent to the switch matrix.

6.6 OC-3 input conditioning provides the interface for customer OC-3s at the optical rate of 155.52 Mb/s. The signals are processed, demultiplexed and sent as 51.840 Mb/s STS-1 data output to the switch matrix.
6.7 OC-12 input conditioning provides interface for customer OC-12s at the optical rate of 622.08 Mb/s. The signals are processed, demultiplexed, and sent as 51.840 Mb/s STS-1 data output to the switch matrix.

6.8 OC-48 input conditioning provides interface for customer OC-48s at the optical rate of 2.488 Gb/s. The signals are processed, demultiplexed, and sent as 51.840 STS-1 Mb/s data output to the switch matrix.

6.9 OC-192 input conditioning provides interface for customer OC-192s at the optical rate of 9.953 Gb/s. The signals are processed, demultiplexed, and sent as 51.840 STS-1 Mb/s data output to the switch matrix.

6.10 GIGE input conditioning provides interface for customer GIGE client signals. The signals are processed, demultiplexed and sent as 51.840 Mb/s STS-1 data output to the switch matrix.

6.11 For more information about input conditioning within the individual components, refer to the Unit Data Sheets (UDS) in this manual.

**DS3 Input Conditioning**

6.12 The DS3 input conditioning subsystem provides the interface between the DS3s and the STS-1 format of the switch matrix. The DS3s are received by the 12-Port DS3/EC1 Interface Module (ECC-12P), terminated, and mapped into STS-1 structures to be sent to the switch matrix.

6.13 The components of the DS3 input subsystem are as follows:

- DS3/EC1 Connector Panel and/or Front Panel Connectors
- ECC-12P

**DS3/EC1 Connector Panels and/or Front Panel Connectors**

6.14 DS3 signal input is received by DS3/EC1 connector panels mounted on the rear of the 15RU or 18RU shelf. The DS3/EC1 Connector Panel holds BNC connectors for 48 DS3 signals (Tx and Rx) and uses protection relays to interface the DS3 signal to the ECC-12P. A 96-port remote, rack-mounted BNC connector panel is also supported. Either 2 rear-mounts and one rack-mount or two rack-mounts can be installed to achieve the full 192 DS3 ports.
ECC-12P

6.15 The ECC-12P terminates 12 DS3s. The transformers receives the analog signal and sends it to the framer/mapper. A Framer/Mapper receives the NRZ signal and maps it into a STS structure. The Framer/Mapper outputs the STS structure on a 8-bit parallel SONET Interface Bus where the signal is translated into Telecom Bus Signal (TBS) structure. The TBS encodes a SONET STS-12 data frame from the Framer/Mapper to the serial Telecom Bus links. This data is then sent on the Slave Bus to the switch matrix for processing.

6.16 The DS3/EC1 Connector Panel provides the interface between the DS3 signal and the working and protect ECC-12Ps. In the event of an ECC-12P failure, the DS3/EC1 Connector Panel transmits the DS3 signals, along with help from the SSC, to the protection ECC-12P.

EC1 Input Conditioning

6.17 The EC1 input conditioning subsystem provides the interface between the EC1s and the STS-1 format of the switch matrix. The EC1s are received by the 12-Port DS3/EC1 Interface Module (ECC-12P), terminated, and mapped into STS-1 structures to be sent to the switch matrix.

6.18 The components of the EC1 input subsystem are as follows:

- DS3/EC1 Connector Panel and/or Front Panel Connectors
- ECC-12P

DS3/EC1 Connector Panels and/or Front Panel Connectors

6.19 EC1 signal input is received by DS3/EC1 connector panels mounted on the rear of the 15RU or 18RU shelf. The DS3/EC1 Connector Panel holds BNC connectors for 48 EC1 signals (Tx and Rx) and uses protection relays to interface the EC1 signal to the ECC-12P. A 96-port remote, rack-mounted BNC connector panel is also supported. Either 2 rear-mounts and one rack-mount or two rack-mounts can be installed to achieve the full 192 EC1 ports.

ECC-12P

6.20 The ECC-12P terminates 12 EC1s. The transformers receives the analog signal and sends it to the framer/mapper. A Framer/Mapper receives the NRZ signal and maps it into a STS structure. The Framer/Mapper outputs the STS structure on a 8-bit parallel SONET Interface Bus where the signal is
translated into Telecom Bus Signal (TBS) structure. The TBS encodes a SONET STS-12 data frame from the Framer/Mapper to the serial Telecom Bus links. This data is then sent on the Slave Bus to the switch matrix for processing.

6.21 The DS3/EC1 Connector Panel provides the interface between the EC1 signal and the working and protect ECC-12Ps. In the event of an ECC-12P failure, the DS3/EC1 Connector Panel transmits the DS3 signals, along with help from the SSC, to the protection ECC-12P.

**OC-3 Input Conditioning**

6.22 The input conditioning subsystem provides the interface between the OC-3 and the 51.840 Mb/s modified STS-1 format of the switch matrix. OC-3 input conditioning is performed by the OC3-12P module.

6.23 In the receive direction of signal flow, a Framer receives the 155.52 Mb/s signal pair from the TBS and performs clock and data recovery functions as well as serial to parallel conversion on the SONET frame. The Framer then performs framing, descrambling pointer processing, and terminates SONET section and line frames. Transport overhead is extracted and the Synchronous Payload Envelope (SPE) is placed on the DROP telecom bus. The TBS encodes SONET frame data from the Framer on the incoming parallel telecom bus then sends the data to the SSC for matrix switching.

6.24 Additionally, data can be reassigned by the 48x48 STS Time Slot Interchange (TSI) before being sent to the SSC.

**OC-12 Input Conditioning**

6.25 The input conditioning subsystem provides the interface between the OC-12 and the 51.840 Mb/s modified STS-1 format of the switch matrix. OC-12 input conditioning is performed by the OC12-4P module.

6.26 In the receive direction of signal flow, a SERializer/DESerializer (SERDES) device receives the serial 622.08 Mb/s signal pair and converts it to 4x8-bit data bus, which is sent to the Framer. The Framer receives the SONET STS-12 frame data and performs framing, descrambling pointer processing, and termination of SONET section and line frames. Transport overhead is extracted and the Synchronous Payload Envelope (SPE) is placed on the DROP telecom bus. The TBS encodes SONET frame data from the Framer on the incoming parallel telecom bus then sends the data to the SSC for matrix switching.
OC-48 Input Conditioning

6.27 The input conditioning subsystem provides the interface between the OC-48 and the 51.840 Mb/s modified STS-1 format of the switch matrix. OC-48 input condition is performed by the OC48-1P module.

6.28 In the receive direction of signal flow, a deserializer device receives the serial 2.488 Mb/s signal pair and converts it to 16-bit data bus, which is sent to the Framer. The Framer receives the SONET STS-48 frame data and performs framing, descrambling pointer processing, and termination of SONET section and line frames. Transport overhead is extracted and the Synchronous Payload Envelope (SPE) is placed on the DROP telecom bus. The TBS encodes SONET frame data from the Framer on the incoming parallel telecom bus then sends the data to the SSC for matrix switching.

6.29 Additionally, the data can be reassigned by the 48x48 STS TSI before being sent the SSC for processing.

OC-192 Input Conditioning

6.30 The input conditioning subsystem provides the interface between the OC-192 and the 51.840 Mb/s modified STS-1 format of the switch matrix. OC-192 input conditioning is performed by the OC192-1P module.

6.31 In the receive direction of signal flow, the OC192-1P receives the signal through an embedded Transceiver module. The Transceiver performs optical and SERial/DESerialized (SERDES) functions. In the SERDES function, the deserializer performs clock recovery and the integrated PLL recovers the clock signal from the incoming data. The Transceiver on the module interfaces the signal to the Forward Error Correction (FEC)/Digital Wrapper device where performance monitoring occurs before the signal is sent to Framer. The Framer accepts STS-192 data and terminates the section and line overhead and performs pointer processing for alignment. The signal is then reframed into a serial STS-12 data stream where it is processed sent to the TSI to allow the STS input signal to be groomed to any STS output time slot within the frame for processing by the switch fabric (SSC).

Gigabit Ethernet Input Conditioning

6.32 Gigabit Ethernet (GIGE) input conditioning is performed by the GIGE module and is used to map Ethernet frames into SONET payload structures. SONET payload uses Virtual Concatenation (VC) to provide channels with up to 21 STS-1s.
On the receive side of signal flow, the GIGE inputs two gigabit Ethernet channels through the SERDES interface, maps the Ethernet frames into SONET signals and transmits the signals through a serial telecom bus. Basic frame integrity and validation of incoming signal frames is done by the Enhanced Gigabit Media Access Control (EGMAC). The EGMAC outputs the Ethernet frames to the buffering logic. The buffering logic instructs the EGMAC to halt receive data with a PAUSE frame when provisionable thresholds are crossed. When the entire frame has been buffered, it is sent to the Ethernet over SONET encapsulation (GFP) block.

The SONET encapsulation block performs data steam encapsulation of each Ethernet channel into GFP frames. When no frames are available in the buffering logic, IDLE frames are inserted into the channel, completing frame encapsulation. The virtual concatenation processor then splits the Gigabit Ethernet stream into multiple physical channels and fills in the appropriate Multi-frame and Sequence Indicators. The outgoing signal is sent to the Telecom bus.

**Matrix Switching**

The 1677 SONET Link supports two switch matrixes to accommodate STS-1 and VT data structures:

- STS-1 Switch Fabric
- VT1.5 Switch Fabric

The following descriptions of the STS-1 and VT1.5 switch fabrics give a high-level overview of the switch modules (IOCs, SSCs, VT1.5) and operation. For a more detailed description of module function and interface bus architectures, refer to the Unit Data Sheets (UDS) of this manual.

**STS-1 Switch**

The 1677 SONET Link provides an 80 Gb/s STS-1 switch fabric supporting a capacity of up to 1536x1536 STS-1s. The STS-1 switch is performed using the SSC module and two (one transmit and one receive) Input/Output modules (IOCs). The SSC is responsible for STS-1 channel switching and DCC Overhead processing. IOCs serve as the first and third stages with the SSC performing the second stage function.
6.38 A complete three-stage switch involves putting the appropriate number of Time Slot Interchanges (TSIs) together and interconnecting them to the IOC TSI switches on both transmit and receive sides. Each of the first stage outputs and each of the third stage inputs connects to every switch in the second stage. A fully interconnected second stage contains 256 connections on each side of the second stage; half of the protection side connections transmit and receive signals from the second SSC. See figure 6-1.

First Stage

6.39 The first stage of the STS-1 switch is performed on the receive IOC. For each half-height and full-height slot, a set of M (0 through 7 and 0-15 respectively) working (first half) and protection (second half) channels cross the high-speed backplane into the SSC. Up to 64 STS-12s for both low- and high-capacity slots send a total capacity of up to 128 STS-12 channels over the backplane to the SSC.

Second Stage

6.40 The SSC module performs the second (middle) stage switching operation. In the second stage, rearrangement in time (across time slots) and space (across physical channels) is performed by memory maps. For each time slot in each output channel, the address of the input channel and time slot from which data is taken is programmed by the SSC Control Processing Unit (CPU). As a result, after the SSC completes rearrangement of the STS-12 signal, connectivity between endpoints may change for some or all time periods. In this case, time slots arrive at different outputs from that which they came. Any receive STS-12 channel and any of it constituents (STS-1s) can be reassigned to any transmit STS-12 channel and any of its constituents.

Third Stage

6.41 The third stage of the STS-1 Switching Matrix is performed by the transmit IOC. The IOC receives STS-12 paths and conditions them for transmission on the optical fiber.
DCC Processing

6.42 All IOCs use DCC channels for HDLC processing through the SSC. The DCC function is responsible for processing Section and Line Overhead in and out of the IOC using SONET DCC channels and is referred to as the DCC Processor. The DCC Processor passes HDLC channels to and from the Line Card Framer devices.

VT1.5 Switch

6.43 A half-height, high-capacity IOC slot has eight 622 Mb/s bidirectional serial links to the primary 80 Gb/s STS switch fabric. Each STS-12 supplies 12 STS-1 signals with each STS-1 supplying 28 VT1.5 signals. Therefore, the maximum number of VT1.5 signals per half-height, high-capacity IOC slot is 2,688.
6.44 VT1.5 switching is accomplished using two hardware devices embedded on VT1.5 Switch Card (VSC); the Time Slot Interchange (TSI) and the Pointer Process and Column Aligner. The VT switching core is linked to the STS switching fabric by a Telecom Bus Serializer (TBS) interface located on the VSC. Each of two VSCs manages 2.5 G of VT1.5 pointer processing, path termination, and column alignment. A single VSC cross connects all 2,688 VT1.5 payloads that can be transmitted to the TBS.

6.45 The VSC has a total capacity of 5 Gb/s or 2,688 VT1.5 payloads when installed in a high-capacity slot. When placed into a low-capacity slot, the total capacity is reduced to 2.5 Gb/s.

**Single-Stage VT Switch**

6.46 The Single-Stage switch consists of a Pointer Processor (PP) and a Time Slot Interchange (TSI) device. Typically, two VSC modules are used, each representing a single-stage switch and are connected through the Auxiliary port to provide a UPSR protection paths. See figure 6-2.
Figure 6-2. One-Stage Single Module VT Switch

NOTE: CIRCLED NUMBERS IN SYSTEM APPLICATION PORTION CORRESPOND TO CIRCLED NUMBERS IN DETAIL OF VSC FUNCTION.
6.47 In the single-stage VT switch, working and protection input signals enter the TBS for decoding from both the working and protection SSCs. Active input signals then enter the line receive port of the VT-PP. Here, pointer processing, column alignment and signal quality (B3) processing occurs. The signals exit the VT-PP and re-enter the TBS where there are two parallel output paths. Working signals then exit the TBS and enter the first VT-TSI on the same module. Simultaneously, protect signals exit the TBS and are sent through the backplane Auxiliary bus to the protection VT-TSI on the adjacent module. Signals exit the VT-TSI and enter the switch receive port of the VT-PP. Here, signal quality and performance monitoring processing occurs. Finally, signals exit the VT-PP and re-enter the TBS for encoding. Working and protection signals are output to the working and protect SSCs.

Output Conditioning

6.48 The system processes traffic in both transmit and receive directions simultaneously. In this section, output conditioning for the transmit direction of signal flow will be discussed. The Input Conditioning section describes signal flow in the receive direction.

6.49 DS3 output conditioning receives 51.840 Mb/s modified STS-1 data from the switch matrix. The signals are processed back into their original DS3 rates (44.736 Mb/s) and conditioned for output on the new port.

6.50 EC1 output conditioning receives 51.840 Mb/s modified STS-1 data from the switch matrix. The signals are processed back into their original EC1 rates (51.840 Mb/s) and conditioned for output on the new port.

6.51 OC-3 output conditioning receives 51.840 Mb/s modified STS-1 data from the switch matrix. The signals are processed back into their original OC-3 rates (155.52 Mb/s) and conditioned for output on the new port.

6.52 OC-12 output conditioning receives 51.840 Mb/s modified STS-1 data from the switching matrix. The signals are processed back into their original OC-12 rates (622.08 Mb/s) and conditioned for output on the new port.

6.53 OC-48 output conditioning receives 51.840 Mb/s modified STS-1 data from the switching matrix. The signals are processed back into their original OC-48 rates (2.488 Gb/s) and conditioned for output on the new port.

6.54 OC-192 output conditioning receives 51.840 Mb/s modified STS-1 data from the switching matrix. The signals are processed back into their original OC-192 rates (9.953 Gb/s) and conditioned for output on the new port.
6.55 GIGE output conditioning receives 51.840 Mb/s modified STS-1 data from the switch matrix. The signal is processed back into the original GIGE format and conditioned for output on the new port.

**DS3 Output Conditioning**

6.56 The output subsystem provides the interface between the 51.840 Mb/s modified STS-1 format of the switch matrix and the DS3 interface. The ECC-12P performs DS3 output conditioning.

6.57 Output conditioning performed by the ECC-12P begins with the decoding of the SONET frame data from the SSC. This data interfaces onto the serial telecom bus links to the outgoing parallel telecom bus. The Frammer/Mapper receives the data from the telecom bus on its 8-bit parallel SONET interface bus. The interface bus aligns the data, removes the SONET overhead, outputs the data and clock, smooths the data/clock, and outputs the Non-Return to Zero (NRZ) interface at 44.736 Mhz to the Line Interface Unit (LIU). The LIU encodes the NRZ input, provides pulse shaping, and transmits the filtered waveform to the DS3/EC1 Connector Panel.

**EC1 Output Conditioning**

6.58 The output subsystem provides the interface between the 51.840 Mb/s modified STS-1 format of the switch matrix and the EC1 interface. The ECC-12P performs EC1 output conditioning.

6.59 Output conditioning performed by the ECC-12P begins with the decoding of the SONET frame data from the SSC. This data interfaces onto the serial telecom bus links to the outgoing parallel telecom bus. The Frammer/Mapper receives the data from the telecom bus on its 8-bit parallel SONET interface bus. The interface bus aligns the data, removes the SONET overhead, outputs the data and clock, smooths the data/clock, and outputs the Non-Return to Zero (NRZ) interface at 51.840 Mhz to the Line Interface Unit (LIU). The LIU encodes the NRZ input, provides pulse shaping, and transmits the filtered waveform to the DS3/EC1 Connector Panel.

**OC-3 Output Conditioning**

6.60 The output subsystem provides the interface between the 51.840 Mb/s modified STS-1 format of the switch matrix and OC-3. The 12 Port OC-3 module (OC3-12P) performs the output conditioning functions.
6.61 In the transmit direction, the TBS decodes SONET frame data from the SSC, or adjacent OC-3-12P, on the 777.60 Mb/s telecom bus to the 32-bit outgoing parallel telecom bus. Also, reassignment of STS-1s by the Time Slot Interchanger (TSI) is supported. From the telecom bus, the Framer receives the signal on its ADD telecom bus, aligns the data, adds SONET overhead, then outputs the data through a serial interface to optical devices for transmission in the system.

**OC-12 Output Conditioning**

6.62 The output subsystem provides the interface between the 51.840 Mb/s modified STS-1 format of the switch matrix and OC-12. The 4 Port OC-12 module (OC12-4P) performs the output conditioning functions.

6.63 In the transmit direction of signal flow, the TBS decodes SONET frame data from the SSC, or adjacent IOC, on the 777.6 telecom bus and places the data on a 32-bit outgoing parallel Telecom Bus. Reassignment of STS-1s through a Time Slot Interchange (TSI) is also supported. The outgoing telecom bus interfaces to the Framer. The Framer receives the data on its ADD telecom bus, aligns it, adds SONET overhead, and outputs through a 4x8-bit interface to the SERDES device. The SERDES converts the 4x8 bit data into a 622.08 Mb/s differential pair to be transmitted throughout the system.

**OC-48 Output Conditioning**

6.64 The output subsystem provides the interface between the 51.840 Mb/s modified STS-1 format of the switch matrix and OC-48. The 1 Port OC-48 module (OC48-1P) performs the output conditioning functions.

6.65 In the transmit direction of signal flow, the TBS decodes SONET frame data from the SSC, or adjacent IOC, on the 777.6 telecom bus and places the data on a 32-bit outgoing parallel Telecom Bus. Reassignment of STS-1s through a Time Slot Interchange (TSI) is also supported. The outgoing telecom bus interfaces to the Framer, which receives the data on its ADD telecom bus, aligns it, adds SONET overhead, and outputs it through a 16-bit interface to a Serializer device. The Serializer converts the 16-bit data into a 2.488 Gb/s differential pair to be transmitted throughout the system.

**OC-192 Output Conditioning**

6.66 The output subsystem provides the interface between the 51.840 Mb/s modified STS-1 format of the switch matrix and OC-192. The 1 Port OC-192 module (OC192-1P) performs the output conditioning functions.
6.67 In the transmit direction of signal flow, the TSI switch accepts data from the switch fabric. The data is processed and delivered to the Framer. In the Framer, SONET STS-192 frame with overhead is created and encoded by the Forward Error Correction (FEC) Digital Wrapper. The FEC sends the STS frame to the Transceiver.

### Gigabit Ethernet Output Conditioning

6.68 On the transmit side of signal flow, the GIGE receives the signal from the SONET interface and outputs it on the Ethernet interface. The GIGE performs AU3/AU4 pointer processing to account for positive and negative pointer justifications on the incoming data streams.

6.69 The GIGE then reassembles received constituent channels of each of two Virtual Concatenation (VC) channels by processing the appropriate Multi-frame and Sequence Numbers. The number of physical channels used in the transmit/receive directions must be the same, but the GIGE supports arbitrary time-slot assignment to the physical channels. Each of the two VC channels can be configured independently without disruption to the operation of the other.

6.70 The transmit virtual concatenation processor outputs the two GIGE channels to the GFP processor. The GFP Decapsulation Processor processes the two channels with encapsulation being removed to recover two channels of native Ethernet frames. The native frames are output to the buffer logic of 28.8 kbytes. The EGMAC blocks provide 1 Gb/s and connectors to the SERDES interface or to the external Gigabit PHY of each Gigabit Ethernet port. The GEMAC incorporates functions such as Auto-Negotiation, statistics, and flow control.

### Control

6.71 The control subsystem performs the high-level processing that supports the interactive administration, maintenance, and control function of the 1677 SONET Link system. Control is distributed between the following three physical levels in conjunction with software system and user interfaces:

- Common Control Card (CCC)
- STS-1 Switch Card (SSC)
- Timing Card (TC)

6.72 Communication buses provide the information paths between the three modules.
6.73 For more information about the control subsystem within each module, refer to the Unit Data Sheets (UDS) in the manual.

**Communication Busses**

6.74 Communication between the three modules of the control subsystem is done through the following key buses:

- Message Bus
- Slave Bus
- Resource Bus
- Health Signals
- Configuration Signals
- DCC Signal

6.75 See figure for an illustration of the key control subsystem buses.
6.76 The message bus communicates messages from the CCC to the SSC. The CCC uses information in the descriptor to form a header. The data pointed to by the BP field in the descriptor becomes the payload. Together the header and payload form a message frame that is sent over the message bus.
6.77 The slave bus is the communication link between the SSC and the IOC modules. Read/write frame formats are transmitted to the IOCs. Each IOC receives two busses, one from the primary SSC and the other from the secondary SSC. Each IOC also initiates primary bus and a secondary bus.

Resource Bus

6.78 The system resource bus is the communication link between the CCC and TC. The resource bus detects broken hardware and insertion/removal events.

6.79 The CCC converts writes into a resource bus message containing address/operation type, data, and Clock Recovery Counts (CRC). The CCC or TC checks the message CRC. If message is correct, a write operation occurs. If message fails, it is dropped and a CRC error message is returned to the CCC.

6.80 During read operations, the CCC converts operations into a resource bus message containing address/operation type and CRC. The CCC and TC check the message CRC. If the message is correct, an ISA bus read operation occurs followed by a status and read data message sent back to the CC. If the message fails, it is dropped and a CRC error message is returned to the CCC.

Health Signals

6.81 The 1677 SONET Link offers two kinds of health monitoring signals for the control subsystem modules: Global and Local. Global health monitoring applies to modules with control processors. Local health monitoring applies to the monitoring of modules without control processors, but are monitored by modules with control processors.

6.82 In global health monitoring, there are three major signal groupings:

- 14 presence bits: SSCs, CCCs and intelligent IOCs detect board insertion/removal events by monitoring these bits.

- 28 14-pair health status bits: Each SSC, CCC and intelligent IOC source two health status bits. SSCs and CCCs monitor all 14 pair. Two bits from each module are encoded to provide a level of health.

- Four CCC primary bits: Each CCC sources two primary bits. The CCCs, SSCs, and all IOCs monitor primary bits.
6.83 CCC local health monitoring includes the following:

- Peer activity strobe (CCC only): CCCs use a peer activity strobe to monitor each other’s health. Each CCC asserts the strobe at a software-controlled interval. If a CCC does not detect a strobe from the other CCC within the interval time, it can assume the software has hung, and the other board may be reset.

- CCC front panel switch: The front panel switch indicates the module is about to be pulled and all access to the disk subsystem must stop.

- TC front panel switch: The switch detection allows the system to switch over the stratum timing source and message bus arbiter before a module removal event occurs.

- TC present signal

6.84 In local SSC health monitoring, IOCs monitor the two primary bits driven by the SSCs. These bits determine which SSC is the slave bus master and which is the reset source. SSCs also monitor 24 IOC presence bits.

6.85 In intelligent IOC local health monitoring, adjacent IOC pairs monitor each other’s health status.

Configuration Signals

6.86 Configuration signals are also classified as global and local. Global applies to system wide resources controlled by the CCC. Local applies to non-system wide resources under control of a CCC or SSC. Many of the configuration signals may enable interrupt sources to control processors. Signals from the established primary CCC or SSC determine module configuration.

DCC Signals

6.87 DCC signals are used to interconnect SSCs and IOCs. DCC termination is performed on the SSC. The primary goal is to support both DCC channels from up to 16 OC-3 ports on a single IOC.
6.88 The interface between each IOC and the SSC consist of the following signals:

- TX line (SSC to SSC)
- RX line (IOC to SSC)
- CLK (SSC to IOC)
- SYNC (SSC to IOC)

**Clock Distribution**

6.89 System clock distribution is performed by the CCCs. Clocks are point-to-point pair transmissions distributed at a 50 Mhz frequency. All system modules receive two copies of the 50 Mhz clock, one copy from each CCC. Additionally, all non-physical modules receive a SYNC signal distributed through both the working and protection signal copies from the CCCs. The SYNC provides a common reference for the SSC to IOC slave bus and a 25 Mhz phase signal used by the message bus. An interface between the two CCCs allows the SYNC signals to be in phase with each other. The primary CCC determines which CCC SYNC signal is selected by the system modules.

6.90 Inside the CCC is a 50 Mhz oscillator, a system processor, and two clock fan-out buffers. The system processor is necessary for redundancy purposes. It initiates one of the fan-out buffers, which in turn, initiates two clock drivers. This action supplies up to 30 50 Mhz clock loads to the system.

6.91 On each system module, a processor feeds signals to TTL clocks. The CCCs send multiplexer selects to all of the other modules. The selects ensure glitches from CCC insertion, removal, or fail-over do not result in selection of the alternate clock source. The multiplexer select is synchronized with the negative clock edge. Therefore, glitches do not occur when the clock source is changed. The primary CCC controls multiplexer selections.

6.92 System modules contain two clock reset devices. These devices generate clock resets through pushbutton, watchdog and power monitoring functions. One device monitors power and the other monitors the TTL clock. If one device detects a missing clock, it generates an alarm that over-rides the CCC’s multiplexer selection and forces use of the other clock.
Modular Optical System

6.93 A typical DWDM ring has two, bidirectional fiber paths. MOS modules add/drop 1310 nm legacy traffic and 4 band channels on/off the two fiber paths. Monitors at the beginning and end of each light path tap off a small percentage of light to aid in setup and trouble shooting functions.

6.94 ADM and DWDM add and drop light off of the main network or tributary fibers respectively. The distinction between network light paths and tributary light paths is that any interruption in network light paths may affect other nodes in the network and will require a protection event. Therefore, components are separated into the appropriate modules (ADM or DWDM) so that system upgrades performed when only tributary paths are affected may be done without interruption to network traffic.

6.95 Figure describes the signal flow of the MOS system.
Figure 6-4. MOS Signal Flow

- D channel demultiplexing
- D channel multiplexing
- clockwise (cw) network fiber
- counter-clockwise (ccw) network fiber
- ADM EAST
- ADM WEST
- D band add
- D band drop
- D band monitor
- 1% of incoming light
- 1% of outgoing light
- DWDM EAST
- DWDM WEST
- EXPRESS
- TRIBUTARY PATHS
- NETWORK PATHS
- PATH FIBER JUMPERS
- FIBER JUMPERS

- add 1310
- drop 1310
- monitor 1310
- 1% of incoming light
- 1% of outgoing light
7. POWER DISTRIBUTION

Power and Ground Requirements

7.1 The system requires -48 V dc primary office power. Central Office (CO) battery A and battery B power connections are made at terminal blocks in the power panel at the front of the 15RU shelf or rear of the 18RU shelf. Battery A and battery B power is fused into separate -48 V dc buses. The return for each feeder is also independent. These feeders supply different power supplies whose outputs are load sharing. For a complete description of CO battery connections, refer to the 1677 SONET Link Installation Practices manual (PN 3EM13849AD).

Rack Power Requirements

7.2 For a complete description of the connections required for office power, refer to the 1677 SONET Link Installation Practices manual (PN 3EM13849AD). The power requirement for the 1677 SONET Link ANSI rack is as follows: Each ANSI rack requires battery A and battery B power feed to the PDU.

System Grounding

7.3 The positive primary power return is isolated from the CO ground by more than 100 kilohms, as measured per Telecordia TA-EOP-000295. The minimum isolation voltage is 600 V dc. For more information on system grounding, refer to the 1677 SONET Link Installation Practices manual (PN 3EM13849AD).

Primary Power Interface

7.4 Refer to table 7-A for the primary power interface specification.
### Power Distribution

7.5 The -48 volt input is distributed from the power panel to the backplane then to each module. Each module locally converts the -48 volts to the voltages needed to power module circuits. Local on-module overcurrent protection, power filtering, and power conditioning components protect each module to ensure reliable system performance. If the node has redundant power sources and one fails, diode protection prevents the active -48 volt source from backfeeding the inactive -48 volt source.

---

**Table 7-A. Power Interface Specifications**

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTICS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Location</td>
<td>A power in (APWR)</td>
</tr>
<tr>
<td>Power Panel</td>
<td>B power in (BPWR)</td>
</tr>
<tr>
<td>Front of 15RU shelf or rear of 18RU shelf</td>
<td>Separate power return (GND)</td>
</tr>
<tr>
<td>2. Function</td>
<td>Central Office (CO) ground</td>
</tr>
<tr>
<td>3. Input voltage</td>
<td>Separates office primary power and ground from rack</td>
</tr>
<tr>
<td>-48 V (nominal) systems</td>
<td>-40V to -60 V</td>
</tr>
<tr>
<td>4. Isolation</td>
<td>Positive primary power return is isolated from CO ground by more than 100 kilohms as measured per Telcordia TA-EOP-000295.</td>
</tr>
<tr>
<td>5. Input power</td>
<td>Power consumption varies with system size, fill, and options provided.</td>
</tr>
<tr>
<td>6. Power consumption</td>
<td>Maximum power consumption of a fully equipped 15RU or 18RU shelf at -48 V dc: 960 W</td>
</tr>
</tbody>
</table>
8. SYSTEM ENGINEERING SPECIFICATIONS

8.1 This section provides basic information and specifications relating to signal interface, alarm interface, and control interface. Information about connection points, connector types, and pin assignments is also provided. Refer to table 8-A for environmental specifications. Refer to table 8-B for engineering specifications.

Signal Interfaces

8.2 System signal interfaces comply with customer interface specifications. Supported signal interfaces include DS3, EC1 (STS-1), OC-3, OC-12, OC-48, OC-192, GIGE, intershelf optics, and cable connectors.

Signal Cable Connections

8.3 DS3/EC1 connector panels provide network connections through separate 48-port DS3/EC1 connector panels (up to 192 DS3/EC1 ports) mounted on either the equipment rack or the rear of the 15RU or 18RU shelf. Connections from the panels to the ECC modules are made through connectors at the rear of the 15RU or 18RU shelf.

DS3 Interface

8.4 Refer to table 8-C for DS3 interface specifications. See figure 8-1 for the DS3 mask template. The template specifies the signal waveshape boundaries. DS3 waveshape at the 1677 SONET Link connectors must fit within the template bounds. See figures 8-2, 8-3, and 8-4 for DS3 jitter characteristics.

STS-1 Interface

8.5 Refer to table 8-D for the STS-1 interface specifications. See figure 8-5 for the combined DS3/STS-1 format template. The template specifies the waveshape boundaries. STS-1 waveshape at the DSX must fit within the template bounds. See figures 8-6 and 8-7 for STS-1 jitter characteristics.
OC-3 Interface

8.6 Refer to table 8-E for OC-3 interface specifications. See figure 8-8 for the OC-3 mask template. The template specifies the signal waveshape boundaries. OC-3 waveshape at the 1677 SONET Link connectors must fit within the template bounds.

OC-12 Interface

8.7 Refer to table 8-F for OC-12 interface specifications. See figure 8-8 for the OC-12 mask template. The template specifies the signal waveshape boundaries. OC-12 waveshape at the 1677 SONET Link connectors must fit within the template bounds.

OC-48 Interface

8.8 Refer to table 8-G for OC-48 interface specifications. See figure 8-9 for the OC-48 mask template. The template specifies the signal waveshape boundaries. OC-48 waveshape at the 1677 SONET Link connectors must fit within the template bounds.

OC-192

8.9 Refer to table 8-H for OC-192 interface specifications. See figure 8-9 for the OC-192 mask template. The template specifies the signal waveshape boundaries. OC-192 waveshape at the 1677 SONET Link connectors must fit within the template bounds.

Table 8-A. Environmental Condition Specifications

<table>
<thead>
<tr>
<th>ITEM</th>
<th>Operating</th>
<th>Non-Operating</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Ambient temperature</td>
<td>5°C to 40°C (41°F to 104°F)</td>
<td>-40°C to 70°C (-40°F to 158°F)</td>
</tr>
<tr>
<td>2. Relative humidity</td>
<td>5% to 90% (without condensation)</td>
<td>5% to 90% (without condensation)</td>
</tr>
<tr>
<td>3. Altitude</td>
<td>0 to 3,048 m (0 to 10,000 ft.)</td>
<td>0 to 3,048 m (0 to 10,000 ft.)</td>
</tr>
<tr>
<td>4. Cooling</td>
<td>Forced air flow</td>
<td></td>
</tr>
<tr>
<td>5. Vibration and shock</td>
<td>Earthquake requirements</td>
<td></td>
</tr>
<tr>
<td>6. Duty cycle</td>
<td>Continuous, unattended</td>
<td></td>
</tr>
</tbody>
</table>
Table 8-B. 1677 SONET Link Engineering Data

<table>
<thead>
<tr>
<th>SHELF (Fully Loaded)</th>
<th>WEIGHT</th>
<th>CURRENT DRAIN AND POWER CONSUMPTION @ -48V (AMPS)</th>
<th>VOLTAGE RANGE (VOLTS)</th>
</tr>
</thead>
<tbody>
<tr>
<td>15RU shelf</td>
<td>Dependant on configuration</td>
<td>20 A, 960 W</td>
<td>-40 to -60 V dc</td>
</tr>
<tr>
<td>18RU shelf</td>
<td>Dependant on configuration</td>
<td>20 A, 960 W</td>
<td>-40 to -60 V dc</td>
</tr>
</tbody>
</table>

Table 8-C. DS3 Interface Specifications

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTICS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Location</td>
<td>Input/Output Card slots 1-6A/B and 12-17A/B of the 15RU or 18RU shelf</td>
</tr>
<tr>
<td>2. Function</td>
<td>Maps DS3s for transport to STS switch matrix</td>
</tr>
<tr>
<td>3. Capacity</td>
<td>Two 15RU or 18RU shelves</td>
</tr>
<tr>
<td></td>
<td>Up to 384 DS3s (192 DS3 ports per 18RU shelf) per fully loaded system</td>
</tr>
<tr>
<td>4. Frequency</td>
<td>44.736 Mb/s ±20 ppm</td>
</tr>
<tr>
<td>5. Line code</td>
<td>AMI (bipolar) with B3ZS coding</td>
</tr>
<tr>
<td>6. Format</td>
<td>Asynchronous framed DS3 per T1X1/87-127. See figure 8-1.</td>
</tr>
<tr>
<td>7. Line Impedance</td>
<td>75 ohms ±5%</td>
</tr>
<tr>
<td>8. Pulse Amplitude</td>
<td>0.36 V to 0.85 V for an isolated pulse</td>
</tr>
<tr>
<td>9. Pulse Shape Output</td>
<td>See figure 8-1.</td>
</tr>
<tr>
<td>10. Power Level</td>
<td>A wideband power measurement of an AIS signal using a power level sensor with a working frequency range of 200 MHz is -4.7 dBm to +3.6 dBm, including the effects of a range of connecting cable lengths between 225 ft. and 450 ft. A low-pass filter having a flat passband and a frequency cutoff of 200 MHz is used.</td>
</tr>
<tr>
<td>11. Pulse Imbalance</td>
<td>Ratio of amplitudes of positive and negative isolated pulses is between 0.90 and 1.10. See figure 8-1.</td>
</tr>
<tr>
<td>12. Cable Type</td>
<td>75 ohm BNC coaxial cables</td>
</tr>
<tr>
<td>13. Jitter</td>
<td>All measurements are made on a half-duplex cross connection.</td>
</tr>
<tr>
<td>Tolerance</td>
<td>See figure 8-2.</td>
</tr>
<tr>
<td>Transfer</td>
<td>See figure 8-3.</td>
</tr>
</tbody>
</table>
Figure 8-1. Asynchronous DS3 Mask

<table>
<thead>
<tr>
<th>CURVE</th>
<th>TIME</th>
<th>NORMALIZED AMPLITUDE</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAXIMUM CURVE</td>
<td>(-0.85 \leq T \leq -0.68)</td>
<td>(-0.36 \leq T \leq 1.4)</td>
</tr>
<tr>
<td></td>
<td>(-0.68 \leq T \leq 0.36)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(0.36 \leq T \leq 1.4)</td>
<td></td>
</tr>
<tr>
<td>MINIMUM CURVE</td>
<td>(-0.85 \leq T \leq -0.36)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(-0.36 \leq T \leq 0.36)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(0.36 \leq T \leq 1.4)</td>
<td></td>
</tr>
</tbody>
</table>

INVERTED PULSE SHOWN TO AID OSCILLOSCOPE TIME-BASE ADJUSTMENT
Figure 8-2. DS3 Input Jitter Accommodation

Figure 8-3. DS3 Jitter Transfer Characteristics
Figure 8-4. DS3 Jitter Measurement Characteristics

Table 8-D. STS-1 Interface Specifications

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTICS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Location</td>
<td>ECC-12P</td>
</tr>
<tr>
<td>2. Function</td>
<td>Couples STS-1s into and out of shelf</td>
</tr>
<tr>
<td>3. Capacity</td>
<td>1 to 192 full-duplex STS-1 ports per shelf</td>
</tr>
<tr>
<td>4. Frequency</td>
<td>51.84 Mb/s ±20 ppm</td>
</tr>
<tr>
<td>5. Line code</td>
<td>B3ZS coding</td>
</tr>
<tr>
<td>6. Format</td>
<td>Synchronous (per ANSI). See figure 8-5.</td>
</tr>
<tr>
<td>7. Line impedance</td>
<td>75 ohms + 5%, unbalanced</td>
</tr>
<tr>
<td>8. Input return loss</td>
<td>More than 20 dB at 22 MHz</td>
</tr>
<tr>
<td>9. Level</td>
<td>Measured with all 1’s signal and 3 kHz bandwidth centered @ 22 MHz plus 450 ft of 728A coaxial or equivalent</td>
</tr>
<tr>
<td></td>
<td>Input signal -1.8 to +5.7 dBm</td>
</tr>
<tr>
<td></td>
<td>Input amplitude 35 to 534 mV p-p balanced</td>
</tr>
<tr>
<td></td>
<td>Output signal -3.3 to +4.3 dBm</td>
</tr>
<tr>
<td></td>
<td>Output amplitude 293 to 841 mV p-p balanced</td>
</tr>
<tr>
<td>10. Pulse shape</td>
<td>See figure 8-5.</td>
</tr>
<tr>
<td></td>
<td>Output Compliant with ANSI T1 standards</td>
</tr>
<tr>
<td>11. Cable type</td>
<td>75 ohm BNC coaxial cables</td>
</tr>
<tr>
<td>12. Jitter</td>
<td>All measurements are made on a half-duplex cross-connection.</td>
</tr>
<tr>
<td></td>
<td>Tolerance See figure 8-6.</td>
</tr>
<tr>
<td></td>
<td>Transfer See figure 8-7.</td>
</tr>
</tbody>
</table>
Figure 8-5. Combined STS-1 and DS3 Format Template

<table>
<thead>
<tr>
<th>DS3 MASK</th>
<th>STS EYE DIAGRAM</th>
<th>STS-1 MASK</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>UPPER CURVE</strong></td>
<td>**TIME</td>
<td>AMPLITUDE</td>
</tr>
<tr>
<td>-0.85 ≤ T ≤ -0.68</td>
<td>0.03</td>
<td>-0.85 ≤ T ≤ -0.68</td>
</tr>
<tr>
<td>-0.68 ≤ T ≤ 0.36</td>
<td>0.5 {1 + \sin \left( \frac{\pi}{2} \left( 1 + \frac{T}{0.34} \right) \right) } + 0.03</td>
<td>-0.68 ≤ T ≤ 0.26</td>
</tr>
<tr>
<td>0.36 ≤ T ≤ 1.4</td>
<td>0.08 + 0.407 \exp(0.84 \left( 1 + 0.36 \right))</td>
<td>0.26 ≤ T ≤ 1.4</td>
</tr>
<tr>
<td><strong>LOWER CURVE</strong></td>
<td>**TIME</td>
<td>AMPLITUDE</td>
</tr>
<tr>
<td>-0.85 ≤ T ≤ -0.36</td>
<td>-0.03</td>
<td>-0.36 ≤ T ≤ 0.36</td>
</tr>
<tr>
<td>-0.36 ≤ T ≤ 0.36</td>
<td>0.5 {1 + \sin \left( \frac{\pi}{2} \left( 1 + \frac{T}{0.18} \right) \right) } - 0.03</td>
<td>0.36 ≤ T ≤ 1.4</td>
</tr>
<tr>
<td>0.36 ≤ T ≤ 1.4</td>
<td>-0.03</td>
<td></td>
</tr>
</tbody>
</table>
Figure 8-6. STS-1 Jitter Tolerance

JITTER FREQUENCY (Hz)

JITTER TOLERANCE AMPLITUDE (p-p UI)

15
1.50
0.15

SLOPE = -20dB/DECADE

SLOPE = -20dB/DECADE
Figure 8-7. STS-1 Jitter Transfer

SLOPE = -20 dB/DECADE

JITTER TRANSFER (dB)

JITTER TRANSFER (Hz)
Table 8-E. OC-3 Interface Specifications

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTICS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Location</td>
<td>Input/Output Card slots 1-6A/B and 12-17A/B of the 1677 SONET Link shelf</td>
</tr>
<tr>
<td>2. Function</td>
<td>Maps OC-3s (equivalent to 3 STS-1s) for transport to STS switch matrix</td>
</tr>
<tr>
<td>3. Capacity</td>
<td>Up to 864 OC-3s (288 OC-3 ports per shelf) per fully loaded system</td>
</tr>
<tr>
<td>4. Frequency</td>
<td>155.52 Mb/s</td>
</tr>
<tr>
<td>5. Line code</td>
<td>Nonreturn-to-zero (NRZ)</td>
</tr>
<tr>
<td>6. Format</td>
<td>Telecordia GR-253-CORE requirement</td>
</tr>
<tr>
<td>7. Pulse Shape Output</td>
<td>See figure 8-8.</td>
</tr>
<tr>
<td>8. Input Cable</td>
<td>Single mode</td>
</tr>
<tr>
<td>Output Cable</td>
<td>Single mode with 1.5 in. bending radius</td>
</tr>
<tr>
<td>9. Mating connector type</td>
<td>LC</td>
</tr>
</tbody>
</table>
Figure 8-8. SONET Eye Diagram Mask (OC-3 to OC-12)

<table>
<thead>
<tr>
<th>RATES</th>
<th>X1</th>
<th>X2</th>
<th>Y1</th>
</tr>
</thead>
<tbody>
<tr>
<td>OC-1 AND OC-3</td>
<td>0.15</td>
<td>0.35</td>
<td>0.20</td>
</tr>
<tr>
<td>OC-12</td>
<td>0.25</td>
<td>0.40</td>
<td>0.20</td>
</tr>
</tbody>
</table>
### Table 8-F. OC-12 Interface Specifications

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTICS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Location</td>
<td>Input/Output Card slots 1-6A/B and 12-17A/B of the 1677 SONET Link shelf</td>
</tr>
<tr>
<td>2. Function</td>
<td>Maps OC-12s (equivalent to 12 STS-1s) for transport to STS switch matrix</td>
</tr>
<tr>
<td>3. Capacity</td>
<td>Up to 288 OC-12s (96 OC-12 ports per shelf) per fully loaded system</td>
</tr>
<tr>
<td>4. Frequency</td>
<td>622.08 Mb/s</td>
</tr>
<tr>
<td>5. Line code</td>
<td>Nonreturn-to-zero (NRZ)</td>
</tr>
<tr>
<td>6. Format</td>
<td>Telecordia GR-253-CORE requirement</td>
</tr>
<tr>
<td>7. Pulse Shape Output</td>
<td>See figure 8-8.</td>
</tr>
<tr>
<td>8. Input Cable</td>
<td>Single mode</td>
</tr>
<tr>
<td>Output Cable</td>
<td>5D single mode with 3.0 in. bending radius</td>
</tr>
<tr>
<td>9. Mating connector type</td>
<td>SC¹</td>
</tr>
</tbody>
</table>

[¹] The system uses an SC/UPC pigtailed laser and an SC/UPC pigtailed receiver. UPC is a type of domed polish that reduces back reflections to -55 dB. SC/UPC cables must be used with all SC-type connectors in the system. SC connectors cannot be Angle-Polished Connectors (APCs). If APC-type cable is inserted into the SC connectors, damage to the connector ferrule may result, and high insertion loss and back reflections could result.
### Table 8-G. OC-48 Interface Specifications

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTICS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Location</td>
<td>Input/Output Card slots 1-6A/B and 12-17A/B of the 1677 SONET Link shelf</td>
</tr>
<tr>
<td>2. Function</td>
<td>Maps OC-48 (equivalent to 48 STS-1s) for transport to STS switch matrix</td>
</tr>
<tr>
<td>3. Capacity</td>
<td>Up to 72 OC-48s (24 OC-48 ports per shelf) per fully loaded system</td>
</tr>
<tr>
<td>4. Frequency</td>
<td>2.488 Gb/s</td>
</tr>
<tr>
<td>5. Line code</td>
<td>Nonreturn-to-zero (NRZ)</td>
</tr>
<tr>
<td>6. Format</td>
<td>Telecordia GR-253-CORE requirement</td>
</tr>
<tr>
<td>7. Pulse Shape Output</td>
<td>See figure 8-9.</td>
</tr>
<tr>
<td>8. Input Cable</td>
<td>Single mode</td>
</tr>
<tr>
<td>Output Cable</td>
<td>5D single mode with 3.0 in. bending radius</td>
</tr>
<tr>
<td>9. Mating connector type</td>
<td>SC¹</td>
</tr>
</tbody>
</table>

[¹] The system uses an SC/UPC pigtailed laser and an SC/UPC pigtailed receiver. UPC is a type of domed polish that reduces back reflections to -55 dB. SC/UPC cables must be used with all SC-type connectors in the system. SC connectors cannot be Angle-Polished Connectors (APCs). If APC-type cable is inserted into the SC connectors, damage to the connector ferrule may result, and high insertion loss and back reflections could result.
Figure 8-9. SONET Eye Diagram Mask (OC-48 and OC-192)

<table>
<thead>
<tr>
<th>Rates</th>
<th>(\Delta X_1)</th>
<th>(Y_1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OC-48</td>
<td>0.20</td>
<td>0.25</td>
</tr>
<tr>
<td>OC-192 unamplified</td>
<td>0.20</td>
<td>0.25</td>
</tr>
<tr>
<td>OC-192 (a and c)</td>
<td>FFS</td>
<td>FFS</td>
</tr>
<tr>
<td>OC-192 (b)(^a)</td>
<td>0.20 (\pm 0.25)</td>
<td></td>
</tr>
</tbody>
</table>

a. a, b and c refer to the dispersion accommodation technique used.
b. With X variable \(-0.25 < X < 0.25\)
Table 8-H. OC-192 Interface Specifications

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTICS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Location</td>
<td>Input/Output Card slots 5AB,6AB, 12AB, and 13AB of the 1677 SONET Link shelf</td>
</tr>
<tr>
<td>2. Function</td>
<td>Maps OC-192 (equivalent to 192 STS-1s) for transport to STS switch matrix</td>
</tr>
<tr>
<td>3. Capacity</td>
<td>Up to 12 OC-192s (4 OC-192 ports per shelf) per fully loaded system</td>
</tr>
<tr>
<td>4. Frequency</td>
<td>9.95 Gb/s</td>
</tr>
<tr>
<td>5. Line code</td>
<td>Nonreturn-to-zero (NRZ)</td>
</tr>
<tr>
<td>6. Pulse Shape Output</td>
<td>See figure 8-9.</td>
</tr>
<tr>
<td>7. Input Cable</td>
<td>Single mode</td>
</tr>
<tr>
<td>Output Cable</td>
<td>5D single mode with 3.0 in. bending radius</td>
</tr>
<tr>
<td>8. Mating connector type</td>
<td>SC¹</td>
</tr>
</tbody>
</table>

[1] The system uses an SC/UPC pigtailed laser and an SC/UPC pigtailed receiver. UPC is a type of domed polish that reduces back reflections to -55 dB. SC/UPC cables must be used with all SC-type connectors in the system. SC connectors cannot be Angle-Polished Connectors (APCs). If APC-type cable is inserted into the SC connectors, damage to the connector ferrule may result, and high insertion loss and back reflections could result.

Optical Transmission and Receiver Levels

8.10 Refer to table 8-I for the optical transmission and receiver levels for the 1-Port OC-48 Line Card, 1-Port OC-192 Line Card, 4-Port OC-12 Line Card, and the 12-Port OC-3 Line Card.

Table 8-I. Optical Specifications

<table>
<thead>
<tr>
<th>MODULE</th>
<th>TRANSMITTER REACH</th>
<th>TRANSMITTER OUTPUT POWER (dBm)</th>
<th>RECEIVER SENSITIVITY (dBm)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>MINIMUM</td>
<td>MAXIMUM</td>
</tr>
<tr>
<td>OC3-12P</td>
<td>MM</td>
<td>-20</td>
<td>-14</td>
</tr>
<tr>
<td></td>
<td>IR</td>
<td>-15</td>
<td>-8</td>
</tr>
<tr>
<td></td>
<td>LR</td>
<td>-5</td>
<td>0</td>
</tr>
<tr>
<td>OC12-4P</td>
<td>SR</td>
<td>-15</td>
<td>-8</td>
</tr>
<tr>
<td></td>
<td>IR</td>
<td>-15</td>
<td>-8</td>
</tr>
<tr>
<td></td>
<td>LR</td>
<td>-3</td>
<td>+2</td>
</tr>
<tr>
<td>OC48-1P</td>
<td>SR</td>
<td>-10</td>
<td>-3</td>
</tr>
<tr>
<td></td>
<td>IR</td>
<td>-5</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>LR</td>
<td>-2</td>
<td>+3</td>
</tr>
<tr>
<td></td>
<td>XLR</td>
<td>-2</td>
<td>+3</td>
</tr>
<tr>
<td>OC192-1P</td>
<td>LR (with FEC)</td>
<td>-0.2</td>
<td>+0.2</td>
</tr>
</tbody>
</table>
### Table 8-J. Control Interface Specifications

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTIC</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Message Bus</td>
<td>Communication link between CCC and SSC</td>
</tr>
<tr>
<td>2. Slave Bus</td>
<td>Communication link between SSC and IOC</td>
</tr>
<tr>
<td>3. Resource Bus</td>
<td>Communication link between CCC and TC</td>
</tr>
<tr>
<td>4. Health Signals</td>
<td>Control subsystem modules</td>
</tr>
<tr>
<td>5. Configuration Signals</td>
<td>Signals from primary CCC or SSC and determine module configuration.</td>
</tr>
<tr>
<td>6. DCC Signals</td>
<td>Interconnect SSCs to IOCs</td>
</tr>
</tbody>
</table>

### Table 8-K. V3.1 Flash Disk Specifications

<table>
<thead>
<tr>
<th>ITEM</th>
<th>CHARACTERISTICS</th>
</tr>
</thead>
<tbody>
<tr>
<td>PN 3EM12332AB</td>
<td>CCA front panel, Drives A and B</td>
</tr>
<tr>
<td>1. Location</td>
<td>CCA front panel, Drives A and B</td>
</tr>
<tr>
<td>2. Capacity</td>
<td>128 Mb</td>
</tr>
<tr>
<td>3. Power Consumption</td>
<td>3.3 V, 5.0 V</td>
</tr>
<tr>
<td>4. Data Transfer Rate (to/from Host)</td>
<td>16.0 Mb/s</td>
</tr>
<tr>
<td>OPERATING</td>
<td>NON-OPERATING</td>
</tr>
<tr>
<td>5. Operating Temperature (Commercial)</td>
<td>0°C to 60°C</td>
</tr>
<tr>
<td>Operating Temperature (Extended)</td>
<td>-40°C to 85°C</td>
</tr>
<tr>
<td>6. Relative Humidity</td>
<td>8% to 95% (without condensation)</td>
</tr>
<tr>
<td></td>
<td>8% to 95% (without condensation)</td>
</tr>
<tr>
<td>7. Altitude</td>
<td>80,000 feet (maximum)</td>
</tr>
<tr>
<td></td>
<td>80,000 feet (maximum)</td>
</tr>
<tr>
<td>8. Vibration</td>
<td>15 G peak to peak (maximum)</td>
</tr>
<tr>
<td></td>
<td>15 G peak to peak (maximum)</td>
</tr>
<tr>
<td>9. Shock</td>
<td>1,000 G (maximum)</td>
</tr>
<tr>
<td></td>
<td>1,000 G (maximum)</td>
</tr>
</tbody>
</table>
# UDS-100

## 1677 SONET Link Unit Data Sheet Cross-Reference

Unit Data Sheet Cross-Reference by UDS Number

<table>
<thead>
<tr>
<th>UDS NUMBER</th>
<th>DESCRIPTION</th>
<th>CLEI</th>
<th>STATUS</th>
<th>PART NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>UDS-100</td>
<td>Unit Data Sheet Reference</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>UDS-101</td>
<td>Rack</td>
<td>NA</td>
<td>Active</td>
<td>1AD014120032</td>
</tr>
<tr>
<td>UDS-102</td>
<td>15RU Shelf</td>
<td>WMM6DC0ARB</td>
<td>Active</td>
<td>3EM12277AA</td>
</tr>
<tr>
<td>UDS-103</td>
<td>18RU Shelf</td>
<td>WMM6FC0ARA</td>
<td>Active</td>
<td>3EM12334AC</td>
</tr>
<tr>
<td>UDS-104</td>
<td>Power Distribution Unit, Quad Input (PDU-Quad)</td>
<td>NA</td>
<td>Active</td>
<td>3EM14200AB</td>
</tr>
<tr>
<td>UDS-105</td>
<td>15RU 48-Port DS3/EC1 Connector Panel</td>
<td>WMM6BB0BRC</td>
<td>Active</td>
<td>3EM12220AA</td>
</tr>
<tr>
<td>UDS-106</td>
<td>15RU 96-Port DS3/EC1 Connector Panel</td>
<td>N/A</td>
<td>Active</td>
<td>3EM12221AA</td>
</tr>
<tr>
<td>UDS-107</td>
<td>18RU 48-Port DS3/EC1 Connector Panel</td>
<td>N/A</td>
<td>Active</td>
<td>3EM12329AA</td>
</tr>
<tr>
<td>UDS-108</td>
<td>18RU 96-Port DS3/EC1 Connector Panel</td>
<td>N/A</td>
<td>Active</td>
<td>3EM12330AA</td>
</tr>
<tr>
<td>UDS-109</td>
<td>15RU Fan Tray</td>
<td>WMPQAGSPAC</td>
<td>Active</td>
<td>3EM12279AA</td>
</tr>
<tr>
<td>UDS-110</td>
<td>18RU Fan Tray</td>
<td>NA</td>
<td>Active</td>
<td>3EM12307AA</td>
</tr>
<tr>
<td>UDS-111</td>
<td>DS1 Splitter, Shelf 1</td>
<td>NA</td>
<td>Active</td>
<td>3EM14189AD</td>
</tr>
<tr>
<td></td>
<td>DS1 Splitter, Shelf 2</td>
<td>NA</td>
<td>Active</td>
<td>3EM14189AE</td>
</tr>
<tr>
<td>UDS-112</td>
<td>ADME 013 E-Band East Add/Drop Module (ADM)</td>
<td>WMM9W02JRB</td>
<td>Active</td>
<td>3EM12215AA</td>
</tr>
<tr>
<td></td>
<td>ADMW 013 E-Band West Add/Drop Module (ADM)</td>
<td>WMM9W03JRB</td>
<td>Active</td>
<td>3EM12216AA</td>
</tr>
<tr>
<td></td>
<td>ADME 014 F-Band East Add/Drop Module (ADM)</td>
<td>WMM9W04JRB</td>
<td>Active</td>
<td>3EM12217AA</td>
</tr>
<tr>
<td></td>
<td>ADMW 014 F-Band West Add/Drop Module (ADM)</td>
<td>WMM9W05JRB</td>
<td>Active</td>
<td>3EM12218AA</td>
</tr>
<tr>
<td>UDS-113</td>
<td>CCC 101 Common Control Card (CCC)</td>
<td>WM3C20LJAE</td>
<td>Inactive</td>
<td>3EM12219AA</td>
</tr>
<tr>
<td></td>
<td>CCC 104 Common Control Card (CCC)</td>
<td>WMUCAJDBAA</td>
<td>Active</td>
<td>3EM12219AB</td>
</tr>
<tr>
<td>UDS NUMBER</td>
<td>DESCRIPTION</td>
<td>CLEI</td>
<td>STATUS</td>
<td>PART NUMBER</td>
</tr>
<tr>
<td>------------</td>
<td>-------------</td>
<td>--------------</td>
<td>--------</td>
<td>-------------</td>
</tr>
<tr>
<td>UDS-114</td>
<td>DCME 020 20 km East Dispersion Compensation Module (DCM)</td>
<td>WMM9W01JRB</td>
<td>Active</td>
<td>3EM12222AA</td>
</tr>
<tr>
<td></td>
<td>DCMW 020 20 km West Dispersion Compensation Module (DCM)</td>
<td>WMM9W0ZJRB</td>
<td>Active</td>
<td>3EM12223AA</td>
</tr>
<tr>
<td></td>
<td>DCME 040 40 km East Dispersion Compensation Module (DCM)</td>
<td>WMM9W0JRB</td>
<td>Active</td>
<td>3EM12224AA</td>
</tr>
<tr>
<td></td>
<td>DCMW 040 40 km West Dispersion Compensation Module (DCM)</td>
<td>WMM9W10JRB</td>
<td>Active</td>
<td>3EM12225AA</td>
</tr>
<tr>
<td></td>
<td>DCME 060 60 km East Dispersion Compensation Module (DCM)</td>
<td>WMM9W0XJRB</td>
<td>Active</td>
<td>3EM12226AA</td>
</tr>
<tr>
<td></td>
<td>DCMW 060 60 km West Dispersion Compensation Module (DCM)</td>
<td>WMM9W0YJRB</td>
<td>Active</td>
<td>3EM12227AA</td>
</tr>
<tr>
<td></td>
<td>DCME 080 80 km East Dispersion Compensation Module (DCM)</td>
<td>WMM9W20JRB</td>
<td>Active</td>
<td>3EM12228AA</td>
</tr>
<tr>
<td></td>
<td>DCMW 080 80 km West Dispersion Compensation Module (DCM)</td>
<td>WMM9W30JRB</td>
<td>Active</td>
<td>3EM12229AA</td>
</tr>
<tr>
<td>UDS-115</td>
<td>DWDM 101 E-Band E-Dense Wavelength Division Multiplexer (DWDM)</td>
<td>WMM9WX0JRB</td>
<td>Active</td>
<td>3EM12230AA</td>
</tr>
<tr>
<td></td>
<td>DWDMW 101 E-Band W-Dense Wavelength Division Multiplexer (DWDM)</td>
<td>WMM9WY0JRB</td>
<td>Active</td>
<td>3EM12231AA</td>
</tr>
<tr>
<td></td>
<td>DWDM 102 F-Band E-Dense Wavelength Division Multiplexer (DWDM)</td>
<td>WMM9W0JRB</td>
<td>Active</td>
<td>3EM12232AA</td>
</tr>
<tr>
<td></td>
<td>DWDMW 102 F-Band W-Dense Wavelength Division Multiplexer (DWDM)</td>
<td>WMM9W0VJRB</td>
<td>Active</td>
<td>3EM12233AA</td>
</tr>
<tr>
<td>UDS-116</td>
<td>EDFA 103 Erbium Doped Fiber Amplifier, Pre-Amplifier (EDFA)</td>
<td>WMANEF0DAA</td>
<td>Active</td>
<td>3EM12297AA</td>
</tr>
<tr>
<td></td>
<td>EDFA 104 Erbium Doped Fiber Amplifier, Line-Amplifier (EDFA)</td>
<td>WMANFF0DAA</td>
<td>Active</td>
<td>3EM12298AA</td>
</tr>
<tr>
<td>UDS-117</td>
<td>IFC1 101 12-Port DS3 Interface Card (DS3-12P)</td>
<td>WMI9GDXLAA</td>
<td>Inactive</td>
<td>3EM12236AA</td>
</tr>
<tr>
<td>UDS-118</td>
<td>IFC1 201 12-Port DS3/EC1 Interface Card (ECC-12P)</td>
<td>WMI2CZ0CAA</td>
<td>Active</td>
<td>3EM12348AA</td>
</tr>
<tr>
<td>UDS-119</td>
<td>IFC2 101 2-Port Gigabit Ethernet, LX (GIGE-2P)</td>
<td>WM6IV0SAAA</td>
<td>Active</td>
<td>3EM12310AA</td>
</tr>
<tr>
<td></td>
<td>IFC2 102 2-Port Gigabit Ethernet, LX (GIGE-2P)</td>
<td>TBD</td>
<td>Active</td>
<td>3EM12310AB</td>
</tr>
<tr>
<td></td>
<td>IFC4 101 2-Port Gigabit Ethernet, SX (GIGE-2P)</td>
<td>WM6IV0TAAA</td>
<td>Active</td>
<td>3EM12311AA</td>
</tr>
<tr>
<td></td>
<td>IFC4 102 2-Port Gigabit Ethernet, SX (GIGE-2P)</td>
<td>TBD</td>
<td>Active</td>
<td>3EM12311AB</td>
</tr>
<tr>
<td>UDS NUMBER</td>
<td>DESCRIPTION</td>
<td>CLEI</td>
<td>STATUS</td>
<td>PART NUMBER</td>
</tr>
<tr>
<td>------------</td>
<td>-------------</td>
<td>---------------</td>
<td>---------</td>
<td>-------------</td>
</tr>
<tr>
<td>UDS-120</td>
<td>LC2 101 12-Port IR OC-3 Line Card (OC3-12P)</td>
<td>WMOTAXNEEA</td>
<td>Active</td>
<td>3EM12238AA</td>
</tr>
<tr>
<td></td>
<td>LC2 102 12-Port IR OC-3 Line Card (OC3-12P)</td>
<td>WMOTBBBEAA</td>
<td>Active</td>
<td>3EM12238AB</td>
</tr>
<tr>
<td>UDS-121</td>
<td>LC5 101 4-Port IR OC-12 Line Card (OC12-4P)</td>
<td>WMOTAXSEEA</td>
<td>Active</td>
<td>3EM12241AA</td>
</tr>
<tr>
<td></td>
<td>LC5 102 4-Port IR OC-12 Line Card (OC12-4P)</td>
<td>WMOTBBEEEA</td>
<td>Active</td>
<td>3EM12241AB</td>
</tr>
<tr>
<td>UDS-122</td>
<td>LC10D 030 1-Port XLR OC-48 Line Card, DC-SM-SC, 1553.33 nm (OC48-1P)</td>
<td>WMOTAXEEA</td>
<td>Active</td>
<td>3EM12250AA</td>
</tr>
<tr>
<td></td>
<td>LC10D 130 1-Port XLR OC-48 Line Card, DC-SM-SC, 1553.33 nm (OC48-1P)</td>
<td>WMOTBBKEEA</td>
<td>Active</td>
<td>3EM12250AB</td>
</tr>
<tr>
<td></td>
<td>LC10D 031 1-Port XLR OC-48 Line Card, DC-SM-SC, 1552.52 nm (OC48-1P)</td>
<td>WMOTAXYEAA</td>
<td>Active</td>
<td>3EM12251AA</td>
</tr>
<tr>
<td></td>
<td>LC10D 131 1-Port XLR OC-48 Line Card, DC-SM-SC, 1552.52 nm (OC48-1P)</td>
<td>WMOTBBLEEA</td>
<td>Active</td>
<td>3EM12251AB</td>
</tr>
<tr>
<td></td>
<td>LC10D 032 1-Port XLR OC-48 Line Card, DC-SM-SC, 1551.72 nm (OC48-1P)</td>
<td>WMOTAXEEA</td>
<td>Active</td>
<td>3EM12252AA</td>
</tr>
<tr>
<td></td>
<td>LC10D 132 1-Port XLR OC-48 Line Card, DC-SM-SC, 1551.72 nm (OC48-1P)</td>
<td>WMOTBBMEEA</td>
<td>Active</td>
<td>3EM12252AB</td>
</tr>
<tr>
<td></td>
<td>LC10D 033 1-Port XLR OC-48 Line Card, DC-SM-SC, 1550.92 nm (OC48-1P)</td>
<td>WMOTAUEEA</td>
<td>Active</td>
<td>3EM12253AA</td>
</tr>
<tr>
<td></td>
<td>LC10D 133 1-Port XLR OC-48 Line Card, DC-SM-SC, 1550.92 nm (OC48-1P)</td>
<td>WMOTBBNEEA</td>
<td>Active</td>
<td>3EM12253AB</td>
</tr>
<tr>
<td></td>
<td>LC10D 035 1-Port XLR OC-48 Line Card, DC-SM-SC, 1549.31 nm (OC48-1P)</td>
<td>WMOTAX0EAA</td>
<td>Active</td>
<td>3EM12254AA</td>
</tr>
<tr>
<td></td>
<td>LC10D 135 1-Port XLR OC-48 Line Card, DC-SM-SC, 1549.31 nm (OC48-1P)</td>
<td>WMOTBBPEEA</td>
<td>Active</td>
<td>3EM12254AB</td>
</tr>
<tr>
<td></td>
<td>LC10D 036 1-Port XLR OC-48 Line Card, DC-SM-SC, 1548.51 nm (OC48-1P)</td>
<td>WMOTAX1EAA</td>
<td>Active</td>
<td>3EM12255AA</td>
</tr>
<tr>
<td></td>
<td>LC10D 136 1-Port XLR OC-48 Line Card, DC-SM-SC, 1548.51 nm (OC48-1P)</td>
<td>WMOTBBREAA</td>
<td>Active</td>
<td>3EM12255AB</td>
</tr>
<tr>
<td></td>
<td>LC10D 037 1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm (OC48-1P)</td>
<td>WMOTAX2EAA</td>
<td>Active</td>
<td>3EM12256AA</td>
</tr>
<tr>
<td>UDS NUMBER</td>
<td>DESCRIPTION</td>
<td>CLEI</td>
<td>STATUS</td>
<td>PART NUMBER</td>
</tr>
<tr>
<td>------------</td>
<td>-------------</td>
<td>---------------</td>
<td>---------</td>
<td>-------------</td>
</tr>
<tr>
<td>LC10D 137</td>
<td>1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm (OC48-1P)</td>
<td>WMOTBBSEAA</td>
<td>Active</td>
<td>3EM12256AB</td>
</tr>
<tr>
<td>LC10D 038</td>
<td>1-Port XLR OC-48 Line Card, DC-SM-SC, 1546.92 nm (OC48-1P)</td>
<td>WM31808KAA</td>
<td>Active</td>
<td>3EM12257AA</td>
</tr>
<tr>
<td>LC10D 138</td>
<td>1-Port XLR OC-48 Line Card, DC-SM-SC, 1546.92 nm (OC48-1P)</td>
<td>WMOTBBTEAA</td>
<td>Active</td>
<td>3EM12257AB</td>
</tr>
<tr>
<td>LC7D 101</td>
<td>1-Port SR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTAXUEAA</td>
<td>Active</td>
<td>3EM12301AA</td>
</tr>
<tr>
<td>LC7D 102</td>
<td>1-Port SR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTBBGEAA</td>
<td>Active</td>
<td>3EM12301AB</td>
</tr>
<tr>
<td>LC7ID 101</td>
<td>1-Port IR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTAXVEAA</td>
<td>Active</td>
<td>3EM12302AA</td>
</tr>
<tr>
<td>LC7ID 102</td>
<td>1-Port IR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTBBHEAA</td>
<td>Active</td>
<td>3EM12302AB</td>
</tr>
<tr>
<td>LC8D 101</td>
<td>1-Port LR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTAXWEAA</td>
<td>Active</td>
<td>3EM12312AA</td>
</tr>
<tr>
<td>LC8D 102</td>
<td>1-Port LR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTBBJEAA</td>
<td>Active</td>
<td>3EM12312AB</td>
</tr>
<tr>
<td>UDS NUMBER</td>
<td>DESCRIPTION</td>
<td>CLEI</td>
<td>STATUS</td>
<td>PART NUMBER</td>
</tr>
<tr>
<td>------------</td>
<td>-------------</td>
<td>----------------</td>
<td>----------</td>
<td>--------------</td>
</tr>
<tr>
<td>UDS-123</td>
<td>LC12D 030 1-Port LR OC-192 Line Card, DC-SM-SC, 1553.33 nm (OC192-1P)</td>
<td>WMOTAX3EAA</td>
<td>Active</td>
<td>3EM12266AA</td>
</tr>
<tr>
<td></td>
<td>LC12D 130 1-Port LR OC-192 Line Card, DC-SM-SC, 1553.33 nm (OC192-1P)</td>
<td>WMOTBBUEEA</td>
<td>Active</td>
<td>3EM12266AB</td>
</tr>
<tr>
<td></td>
<td>LC12D 031 1-Port LR OC-192 Line Card, DC-SM-SC, 1552.52 nm (OC192-1P)</td>
<td>WMOTAX4EAA</td>
<td>Active</td>
<td>3EM12267AA</td>
</tr>
<tr>
<td></td>
<td>LC12D 131 1-Port LR OC-192 Line Card, DC-SM-SC, 1552.52 nm (OC192-1P)</td>
<td>WMOTBBVEAA</td>
<td>Active</td>
<td>3EM12267AB</td>
</tr>
<tr>
<td></td>
<td>LC12D 032 1-Port LR OC-192 Line Card, DC-SM-SC, 1551.72 nm (OC192-1P)</td>
<td>WMI8702FAA</td>
<td>Active</td>
<td>3EM12268AA</td>
</tr>
<tr>
<td></td>
<td>LC12D 132 1-Port LR OC-192 Line Card, DC-SM-SC, 1551.72 nm (OC192-1P)</td>
<td>WMOTBBWEAA</td>
<td>Active</td>
<td>3EM12268AB</td>
</tr>
<tr>
<td></td>
<td>LC12D 033 1-Port LR OC-192 Line Card, DC-SM-SC, 1550.92 nm (OC192-1P)</td>
<td>WMI870YFAA</td>
<td>Active</td>
<td>3EM12269AA</td>
</tr>
<tr>
<td></td>
<td>LC12D 133 1-Port LR OC-192 Line Card, DC-SM-SC, 1550.92 nm (OC192-1P)</td>
<td>WMOTBBXEAA</td>
<td>Active</td>
<td>3EM12269AB</td>
</tr>
<tr>
<td></td>
<td>LC12D 035 1-Port LR OC-192 Line Card, DC-SM-SC, 1549.32 nm (OC192-1P)</td>
<td>WMI8804FAA</td>
<td>Active</td>
<td>3EM12270AA</td>
</tr>
<tr>
<td></td>
<td>LC12D 135 1-Port LR OC-192 Line Card, DC-SM-SC, 1549.32 nm (OC192-1P)</td>
<td>WMOTBBYEAA</td>
<td>Active</td>
<td>3EM12270AB</td>
</tr>
<tr>
<td></td>
<td>LC12D 036 1-Port LR OC-192 Line Card, DC-SM-SC, 1548.51 nm (OC192-1P)</td>
<td>WMI870NFAA</td>
<td>Active</td>
<td>3EM12271AA</td>
</tr>
<tr>
<td></td>
<td>LC12D 136 1-Port LR OC-192 Line Card, DC-SM-SC, 1548.51 nm (OC192-1P)</td>
<td>WMOTBBZEAA</td>
<td>Active</td>
<td>3EM12271AB</td>
</tr>
<tr>
<td></td>
<td>LC12D 037 1-Port LR OC-192 Line Card, DC-SM-SC, 1547.72 nm (OC192-1P)</td>
<td>WMI890WFAA</td>
<td>Active</td>
<td>3EM12272AA</td>
</tr>
<tr>
<td></td>
<td>LC12D 137 1-Port LR OC-192 Line Card, DC-SM-SC, 1547.72 nm (OC192-1P)</td>
<td>WMOTBB0EAA</td>
<td>Active</td>
<td>3EM12272AB</td>
</tr>
<tr>
<td></td>
<td>LC12D 038 1-Port LR OC-192 Line Card, DC-SM-SC, 1546.92 nm (OC192-1P)</td>
<td>WMI870PFAA</td>
<td>Active</td>
<td>3EM12273AA</td>
</tr>
<tr>
<td></td>
<td>LC12D 138 1-Port LR OC-192 Line Card, DC-SM-SC, 1546.92 nm (OC192-1P)</td>
<td>WMOTBB1EAA</td>
<td>Active</td>
<td>3EM12273AB</td>
</tr>
<tr>
<td>UDS-124</td>
<td>SSC 101 80 Gb STS Switch Card (SSC)</td>
<td>WMEDK0MDAC</td>
<td>Inactive</td>
<td>3EM12295AA</td>
</tr>
<tr>
<td></td>
<td>SSC 102 80 Gb STS Switch Card (SSC)</td>
<td>WMEC905AAA</td>
<td>Inactive</td>
<td>3EM12295AB</td>
</tr>
<tr>
<td></td>
<td>SSC 103 80 Gb STS Switch Card (SSC)</td>
<td>WMUCALTBAA</td>
<td>Active</td>
<td>3EM12295AC</td>
</tr>
<tr>
<td></td>
<td>SSC 103 80 Gb STS Switch Card (SSC)</td>
<td>WMUCAP7BAA</td>
<td>Active</td>
<td>3EM12295AD</td>
</tr>
<tr>
<td>UDS-125</td>
<td>TC 201 Stratum 3 Timing Card (TC)</td>
<td>WMEDM0PDAB</td>
<td>Inactive</td>
<td>3EM12309AA</td>
</tr>
<tr>
<td></td>
<td>TC 301 Stratum 3 Timing Card (TC)</td>
<td>WMUCAFMBAA</td>
<td>Active</td>
<td>3EM12309AB</td>
</tr>
<tr>
<td>PART NUMBER</td>
<td>DESCRIPTION</td>
<td>CLEI</td>
<td>STATUS</td>
<td>UDS NUMBER</td>
</tr>
<tr>
<td>-------------</td>
<td>-------------</td>
<td>------------</td>
<td>--------</td>
<td>------------</td>
</tr>
<tr>
<td>3EM12215AA</td>
<td>ADME 013 E-Band East Add/Drop Module (ADM)</td>
<td>WMM9W02JRB</td>
<td>Active</td>
<td>UDS-112</td>
</tr>
<tr>
<td>3EM12216AA</td>
<td>ADMW 013 E-Band West Add/Drop Module (ADM)</td>
<td>WMM9W03JRB</td>
<td>Active</td>
<td>UDS-112</td>
</tr>
<tr>
<td>3EM12217AA</td>
<td>ADME 014 F-Band East Add/Drop Module (ADM)</td>
<td>WMM9W04JRB</td>
<td>Active</td>
<td>UDS-112</td>
</tr>
<tr>
<td>3EM12218AA</td>
<td>ADMW 014 F-Band West Add/Drop Module (ADM)</td>
<td>WMM9W05JRB</td>
<td>Active</td>
<td>UDS-112</td>
</tr>
<tr>
<td>3EM12219AA</td>
<td>CCC 101 Common Control Card (CCC)</td>
<td>WM3C20LJAE</td>
<td>Inactive</td>
<td>UDS-113</td>
</tr>
<tr>
<td>3EM12219AB</td>
<td>CCC 104 Common Control Card (CCC)</td>
<td>WMUCAJDBAA</td>
<td>Active</td>
<td>UDS-113</td>
</tr>
<tr>
<td>3EM12220AA</td>
<td>15RU 48-Port DS3/EC1 Connector Panel</td>
<td>WMM6BB0BRC</td>
<td>Active</td>
<td>UDS-105</td>
</tr>
<tr>
<td>3EM12221AA</td>
<td>15RU 96-Port DS3/EC1 Connector Panel</td>
<td>N/A</td>
<td>Active</td>
<td>UDS-106</td>
</tr>
<tr>
<td>3EM12222AA</td>
<td>DCME 020 20 km East Dispersion Compensation Module (DCM)</td>
<td>WMM9W01JRB</td>
<td>Active</td>
<td>UDS-114</td>
</tr>
<tr>
<td>3EM12223AA</td>
<td>DCMW 020 20 km West Dispersion Compensation Module (DCM)</td>
<td>WMM9W0ZJRB</td>
<td>Active</td>
<td>UDS-114</td>
</tr>
<tr>
<td>3EM12224AA</td>
<td>DCME 040 40 km East Dispersion Compensation Module (DCM)</td>
<td>WMM9WZ0JRB</td>
<td>Active</td>
<td>UDS-114</td>
</tr>
<tr>
<td>3EM12225AA</td>
<td>DCMW 040 40 km West Dispersion Compensation Module (DCM)</td>
<td>WMM9W10JRB</td>
<td>Active</td>
<td>UDS-114</td>
</tr>
<tr>
<td>3EM12226AA</td>
<td>DCME 060 60 km East Dispersion Compensation Module (DCM)</td>
<td>WMM9W0XJRB</td>
<td>Active</td>
<td>UDS-114</td>
</tr>
<tr>
<td>3EM12227AA</td>
<td>DCMW 060 60 km West Dispersion Compensation Module (DCM)</td>
<td>WMM9W0YJRB</td>
<td>Active</td>
<td>UDS-114</td>
</tr>
<tr>
<td>3EM12228AA</td>
<td>DCME 080 80 km East Dispersion Compensation Module (DCM)</td>
<td>WMM9W20JRB</td>
<td>Active</td>
<td>UDS-114</td>
</tr>
<tr>
<td>3EM12229AA</td>
<td>DCMW 080 80 km West Dispersion Compensation Module (DCM)</td>
<td>WMM9W30JRB</td>
<td>Active</td>
<td>UDS-114</td>
</tr>
<tr>
<td>PART NUMBER</td>
<td>DESCRIPTION</td>
<td>CLEI</td>
<td>STATUS</td>
<td>UDS NUMBER</td>
</tr>
<tr>
<td>---------------</td>
<td>-----------------------------------------------------------------------------</td>
<td>-------------------</td>
<td>---------</td>
<td>------------</td>
</tr>
<tr>
<td>3EM12230AA</td>
<td>DWDME 101 E-Band E-Dense Wavelength Division Multiplexer (DWDM)</td>
<td>WMM9WX0JRB</td>
<td>Active</td>
<td>UDS-115</td>
</tr>
<tr>
<td>3EM12231AA</td>
<td>DWDMW 101 E-Band W-Dense Wavelength Division Multiplexer (DWDM)</td>
<td>WMM9WY0JRB</td>
<td>Active</td>
<td>UDS-115</td>
</tr>
<tr>
<td>3EM12232AA</td>
<td>DWDME 102 F-Band E-Dense Wavelength Division Multiplexer (DWDM)</td>
<td>WMM9W0WJR</td>
<td>Active</td>
<td>UDS-115</td>
</tr>
<tr>
<td>3EM12233AA</td>
<td>DWDMW 102 F-Band W-Dense Wavelength Division Multiplexer (DWDM)</td>
<td>WMM9W0VJR</td>
<td>Active</td>
<td>UDS-115</td>
</tr>
<tr>
<td>3EM12236AA</td>
<td>IFC1 101 12-Port DS3 Interface Card (DS3-12P)</td>
<td>WM9GDXLAA</td>
<td>Inactive</td>
<td>UDS-117</td>
</tr>
<tr>
<td>3EM12238AA</td>
<td>LC2 101 12-Port IR OC-3 Line Card (OC3-12P)</td>
<td>WMOTAXNEA</td>
<td>Active</td>
<td>UDS-120</td>
</tr>
<tr>
<td>3EM12238AB</td>
<td>LC2 102 12-Port IR OC-3 Line Card (OC3-12P)</td>
<td>WMOTBBBEA</td>
<td>Active</td>
<td>UDS-120</td>
</tr>
<tr>
<td>3EM12241AA</td>
<td>LC5 101 4-Port IR OC-12 Line Card (OC12-4P)</td>
<td>WMOTAXSEA</td>
<td>Active</td>
<td>UDS-121</td>
</tr>
<tr>
<td>3EM12241AB</td>
<td>LC5 102 4-Port IR OC-12 Line Card (OC12-4P)</td>
<td>WMOTBBEEA</td>
<td>Active</td>
<td>UDS-121</td>
</tr>
<tr>
<td>3EM12250AA</td>
<td>LC10D 030 1-Port XLR OC-48 Line Card, DC-SM-SC, 1553.33 nm (OC48-1P)</td>
<td>WMOTAXXEAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12250AB</td>
<td>LC10D 130 1-Port XLR OC-48 Line Card, DC-SM-SC, 1553.33 nm (OC48-1P)</td>
<td>WMOTBBKEA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12251AA</td>
<td>LC10D 031 1-Port XLR OC-48 Line Card, DC-SM-SC, 1552.52 nm (OC48-1P)</td>
<td>WMOTAXYEAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12251AB</td>
<td>LC10D 131 1-Port XLR OC-48 Line Card, DC-SM-SC, 1552.52 nm (OC48-1P)</td>
<td>WMOTBBLEA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12252AA</td>
<td>LC10D 032 1-Port XLR OC-48 Line Card, DC-SM-SC, 1551.72 nm (OC48-1P)</td>
<td>WMOTAXZEA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12252AB</td>
<td>LC10D 132 1-Port XLR OC-48 Line Card, DC-SM-SC, 1551.72 nm (OC48-1P)</td>
<td>WMOTBBMEEA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12253AA</td>
<td>LC10D 033 1-Port XLR OC-48 Line Card, DC-SM-SC, 1550.92 nm (OC48-1P)</td>
<td>WMOTAU4EAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12253AB</td>
<td>LC10D 133 1-Port XLR OC-48 Line Card, DC-SM-SC, 1550.92 nm (OC48-1P)</td>
<td>WMOTBBNEA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12254AA</td>
<td>LC10D 035 1-Port XLR OC-48 Line Card, DC-SM-SC, 1549.31 nm (OC48-1P)</td>
<td>WMOTAX0EAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12254AB</td>
<td>LC10D 135 1-Port XLR OC-48 Line Card, DC-SM-SC, 1549.31 nm (OC48-1P)</td>
<td>WMOTBBPEA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12255AA</td>
<td>LC10D 036 1-Port XLR OC-48 Line Card, DC-SM-SC, 1548.51 nm (OC48-1P)</td>
<td>WMOTAX1EAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>PART NUMBER</td>
<td>DESCRIPTION</td>
<td>CLEI</td>
<td>STATUS</td>
<td>UDS NUMBER</td>
</tr>
<tr>
<td>--------------</td>
<td>------------------------------------------------------------------------------</td>
<td>-----------------------</td>
<td>---------</td>
<td>------------</td>
</tr>
<tr>
<td>3EM12255AB</td>
<td>LC10D 136 1-Port XLR OC-48 Line Card, DC-SM-SC, 1548.51 nm (OC48-1P)</td>
<td>WMOTBBREAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12256AA</td>
<td>LC10D 037 1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm (OC48-1P)</td>
<td>WMOTAX2EAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12256AB</td>
<td>LC10D 137 1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm (OC48-1P)</td>
<td>WMOTBBSEAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12257AA</td>
<td>LC10D 038 1-Port XLR OC-48 Line Card, DC-SM-SC, 1546.92 nm (OC48-1P)</td>
<td>WM31808KAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12257AB</td>
<td>LC10D 138 1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm (OC48-1P)</td>
<td>WMOTBBTEAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12266AA</td>
<td>LC12D 030 1-Port LR OC-192 Line Card, DC-SM-SC, 1553.33 nm (OC192-1P)</td>
<td>WMOTAX3EAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12266AB</td>
<td>LC12D 130 1-Port LR OC-192 Line Card, DC-SM-SC, 1553.33 nm (OC192-1P)</td>
<td>WMOTBBUEAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12267AA</td>
<td>LC12D 031 1-Port LR OC-192 Line Card, DC-SM-SC, 1552.52 nm (OC192-1P)</td>
<td>WMOTAX4EAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12267AB</td>
<td>LC12D 131 1-Port LR OC-192 Line Card, DC-SM-SC, 1552.52 nm (OC192-1P)</td>
<td>WMOTBBVUEAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12268AA</td>
<td>LC12D 032 1-Port LR OC-192 Line Card, DC-SM-SC, 1551.72 nm (OC192-1P)</td>
<td>WMI8702FAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12268AB</td>
<td>LC12D 132 1-Port LR OC-192 Line Card, DC-SM-SC, 1551.72 nm (OC192-1P)</td>
<td>WMOTBBWEAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12269AA</td>
<td>LC12D 033 1-Port LR OC-192 Line Card, DC-SM-SC, 1550.92 nm (OC192-1P)</td>
<td>WMI870YFAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12269AB</td>
<td>LC12D 133 1-Port LR OC-192 Line Card, DC-SM-SC, 1550.92 nm (OC192-1P)</td>
<td>WMOTBBXEA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12270AA</td>
<td>LC12D 035 1-Port LR OC-192 Line Card, DC-SM-SC, 1549.32 nm (OC192-1P)</td>
<td>WMI8804FAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12270AB</td>
<td>LC12D 135 1-Port LR OC-192 Line Card, DC-SM-SC, 1549.32 nm (OC192-1P)</td>
<td>WMOTBBYEA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12271AA</td>
<td>LC12D 036 1-Port LR OC-192 Line Card, DC-SM-SC, 1548.51 nm (OC192-1P)</td>
<td>WMI870NFAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12271AB</td>
<td>LC12D 136 1-Port LR OC-192 Line Card, DC-SM-SC, 1548.51 nm (OC192-1P)</td>
<td>WMOTBBZEA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12272AA</td>
<td>LC12D 037 1-Port LR OC-192 Line Card, DC-SM-SC, 1547.72 nm (OC192-1P)</td>
<td>WMI890WFAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12272AB</td>
<td>LC12D 137 1-Port LR OC-192 Line Card, DC-SM-SC, 1547.72 nm (OC192-1P)</td>
<td>WMOTBB0EAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12273AA</td>
<td>LC12D 038 1-Port LR OC-192 Line Card, DC-SM-SC, 1546.92 nm (OC192-1P)</td>
<td>WMI870PFAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>PART NUMBER</td>
<td>DESCRIPTION</td>
<td>CLEI</td>
<td>STATUS</td>
<td>UDS NUMBER</td>
</tr>
<tr>
<td>--------------</td>
<td>-----------------------------------------------------------------------------</td>
<td>--------------------</td>
<td>-----------</td>
<td>------------</td>
</tr>
<tr>
<td>3EM12273AB</td>
<td>LC12D 138 1-Port LR OC-192 Line Card, DC-SM-SC, 1546.92 nm (OC192-1P)</td>
<td>WMOTBB1EAA</td>
<td>Active</td>
<td>UDS-123</td>
</tr>
<tr>
<td>3EM12277AA</td>
<td>15RU Shelf</td>
<td>WMM6DC0ARB</td>
<td>Active</td>
<td>UDS-102</td>
</tr>
<tr>
<td>3EM12279AA</td>
<td>15RU Fan Tray</td>
<td>WMPQAGSPAC</td>
<td>Active</td>
<td>UDS-109</td>
</tr>
<tr>
<td>3EM12295AA</td>
<td>SSC 101 80 Gb STS Switch Card (SSC)</td>
<td>WMEDK0MDAC</td>
<td>Inactive</td>
<td>UDS-124</td>
</tr>
<tr>
<td>3EM12295AB</td>
<td>SSC 102 80 Gb STS Switch Card (SSC)</td>
<td>WMEC905AAA</td>
<td>Inactive</td>
<td>UDS-124</td>
</tr>
<tr>
<td>3EM12295AC</td>
<td>SSC 103 80 Gb STS Switch Card (SSC)</td>
<td>WMCALTBAA</td>
<td>Active</td>
<td>UDS-124</td>
</tr>
<tr>
<td>3EM12295AD</td>
<td>SSC 103 80 Gb STS Switch Card (SSC)</td>
<td>WMUCAP7BAA</td>
<td>Active</td>
<td>UDS-124</td>
</tr>
<tr>
<td>3EM12297AA</td>
<td>EDFA 103 Erbium Doped Fiber Amplifier, Pre-Amplifier (EDFA)</td>
<td>WMANEF0DAA</td>
<td>Active</td>
<td>UDS-116</td>
</tr>
<tr>
<td>3EM12298AA</td>
<td>EDFA 104 Erbium Doped Fiber Amplifier, Line-Amplifier (EDFA)</td>
<td>WMANFF0DAA</td>
<td>Active</td>
<td>UDS-116</td>
</tr>
<tr>
<td>3EM12301AA</td>
<td>LC7D 101 1-Port SR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTAXUEAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12301AB</td>
<td>LC7D 102 1-Port SR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTBBGEAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12302AA</td>
<td>LC7ID 101 1-Port IR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTAXVEAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12302AB</td>
<td>LC7ID 102 1-Port IR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTBBHEAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12307AA</td>
<td>18RU Fan Tray</td>
<td>NA</td>
<td>Active</td>
<td>UDS-110</td>
</tr>
<tr>
<td>3EM12308AA</td>
<td>TMUX 201 2.5 Gb/s Transmux (TMUX)</td>
<td>WM1DD6YCAA</td>
<td>Active</td>
<td>UDS-126</td>
</tr>
<tr>
<td>3EM12308AB</td>
<td>TMUX 301 2.5 Gb/s Transmux (TMUX)</td>
<td>WM1DDCXCAA</td>
<td>Active</td>
<td>UDS-126</td>
</tr>
<tr>
<td>3EM12309AA</td>
<td>TC 201 Stratum 3 Timing Card (TC)</td>
<td>WMEDM0PDAB</td>
<td>Inactive</td>
<td>UDS-125</td>
</tr>
<tr>
<td>3EM12309AB</td>
<td>TC 301 Stratum 3 Timing Card (TC)</td>
<td>WMUCAFMBAA</td>
<td>Active</td>
<td>UDS-125</td>
</tr>
<tr>
<td>3EM12310AA</td>
<td>IFC2 101 2-Port Gigabit Ethernet, LX (GIGE-2P)</td>
<td>WM6IV0SAAA</td>
<td>Active</td>
<td>UDS-119</td>
</tr>
<tr>
<td>3EM12310AB</td>
<td>IFC2 102 2-Port Gigabit Ethernet, LX (GIGE-2P)</td>
<td>TBD</td>
<td>Active</td>
<td>UDS-119</td>
</tr>
<tr>
<td>3EM12311AA</td>
<td>IFC4 101 2-Port Gigabit Ethernet, SX (GIGE-2P)</td>
<td>WM6IV0TAAA</td>
<td>Active</td>
<td>UDS-119</td>
</tr>
<tr>
<td>3EM12311AB</td>
<td>IFC4 102 2-Port Gigabit Ethernet, SX (GIGE-2P)</td>
<td>TBD</td>
<td>Active</td>
<td>UDS-119</td>
</tr>
<tr>
<td>3EM12312AA</td>
<td>LC8D 101 1-Port LR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTAXWEAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12312AB</td>
<td>LC8D 102 1-Port LR OC-48 Line Card, DC-SM-SC (OC48-1P)</td>
<td>WMOTBBJEAA</td>
<td>Active</td>
<td>UDS-122</td>
</tr>
<tr>
<td>3EM12313AA</td>
<td>VSC 101 5 Gb/s VT1.5 Switch Card (VSC)</td>
<td>WMEC60TAAD</td>
<td>Inactive</td>
<td>UDS-127</td>
</tr>
<tr>
<td>PART NUMBER</td>
<td>DESCRIPTION</td>
<td>CLEI</td>
<td>STATUS</td>
<td>UDS NUMBER</td>
</tr>
<tr>
<td>-------------</td>
<td>------------------------------------------------------------------------------</td>
<td>-----------------</td>
<td>--------</td>
<td>------------</td>
</tr>
<tr>
<td>3EM12313AB</td>
<td>VSC 101 5 Gb/s VT1.5 Switch Card (VSC)</td>
<td>WMEC606AAA</td>
<td>Active</td>
<td>UDS-127</td>
</tr>
<tr>
<td>3EM12329AA</td>
<td>18RU 48-Port DS3/EC1 Connector Panel</td>
<td>N/A</td>
<td>Active</td>
<td>UDS-107</td>
</tr>
<tr>
<td>3EM12330AA</td>
<td>18RU 96-Port DS3/EC1 Connector Panel</td>
<td>N/A</td>
<td>Active</td>
<td>UDS-108</td>
</tr>
<tr>
<td>3EM12334AC</td>
<td>18RU Shelf</td>
<td>WMM6FC0ARA</td>
<td>Active</td>
<td>UDS-103</td>
</tr>
<tr>
<td>3EM12348AA</td>
<td>IFC1 201 12-Port DS3/EC1 Interface Card (ECC-12P)</td>
<td>WMI2CZ0CAA</td>
<td>Active</td>
<td>UDS-118</td>
</tr>
<tr>
<td>3EM14189AD</td>
<td>DS1 Splitter, Shelf 1</td>
<td>NA</td>
<td>Active</td>
<td>UDS-111</td>
</tr>
<tr>
<td>3EM14189AE</td>
<td>DS1 Splitter, Shelf 2</td>
<td>NA</td>
<td>Active</td>
<td>UDS-111</td>
</tr>
<tr>
<td>3EM14200AB</td>
<td>Power Distribution Unit, Quad Input</td>
<td>NA</td>
<td>Active</td>
<td>UDS-104</td>
</tr>
<tr>
<td></td>
<td>(PDU-Quad)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1AD014120032</td>
<td>Rack</td>
<td>NA</td>
<td>Active</td>
<td>UDS-101</td>
</tr>
</tbody>
</table>
FEATURES AND APPLICATION NOTES

- Holds up to two shelves and supporting mechanical equipment
- Provides integrated fiber management to manage customer interface connectivity
- Is constructed with EMI/RFI shielding

DESCRIPTION

The rack supports the shelves and mechanical equipment for up to 384 DS3, 384 EC1, 576 OC-3, 192 OC-12, 48 OC-48, or 8 OC-192 ports.

RACK

The rack is a 23-inch, unequal-flange, closed-channel earthquake rack. The rack is 7 feet high, 26 inches wide, and 15.5 inches deep. The installed width of the rack, including trim and cable, is 36 inches. A rack without shelves, trim, and cable is 7 feet high, 25.94 inches wide, and 10.09 inches deep. The rack provides 1.75-inch Electronic Industries Association (EIA) mounting increments. A standard 7-foot rack provides 43 EIA rack increments. See figure 101-1 for rack dimensions.
Figure 101-1. Seven-Foot Earthquake Rack, PN 1AD014120032

NOTE:
ALLOW 5.00 IN. FOR SIDE COVERS.

(SEE NOTE)
EQUIPMENT COMPLEMENT

A fully equipped rack contains up to two shelves and mechanical equipment that supports up to 384 DS3, 384 EC1, 576 OC-3, 192 OC-12, 48 OC-48, or 8 OC-192 ports. See figure 101-2. For more detailed information, refer to the appropriate unit data sheet:

- 15RU shelf, UDS-102 (includes module complement)
- 18RU shelf, UDS-103 (includes module complement)
- Power Distribution Unit, Quad Input (PDU-Quad), UDS-104
- DS1 Splitter, UDS-111
Figure 101-2. Rack

PDU-QUAD

18RU SHELF

18RU SHELF

DS1 SPLITTER  DS1 SPLITTER

677-0263
102204
FEATURES AND APPLICATION NOTES

- Supports up to 192 DS3, 192 EC1, 288 OC-3, 96 OC-12, 24 OC-48, or 4 OC-192 ports
- Supports up to 80 Gb/s matrix switching
- Mounts in an American National Standards Institute (ANSI)-compliant customer rack
- Occupies 15 Electronic Industries Association (EIA) vertical rack spacing increments
- Is constructed with EMI/RFI shielding

DESCRIPTION

The 15RU shelf (see figure 102-1) houses the system modules and the Input/Output Cards (IOCs). The 15RU shelf consists of top, bottom, rear, and side panels; card guides; and a printed circuit backplane. Equipment connections are through connectors on the backplane.

The 15RU shelf, which mounts in a 23-inch unequal-flange rack, is 26 inches high, 19 inches wide, and 12 inches deep. The shelf requires 15 overall Electronic Industries Association (EIA) vertical increments of a 23-inch earthquake rack.

Mounting flanges on each side of the shelf secure the shelf to an ANSI rack. An ANSI rack holds up to two 15RU shelves.

The power panel is on the front of the 15RU shelf. See figure 102-2.


**EQUIPMENT COMPLEMENT**

See figure 102-3 for the module complement of a 15RU shelf that contains the plug-in equipment (refer to table 102-A). Refer to the appropriate unit data sheet for detailed information.
Figure 102-3. 15RU Shelf Module Complement

![Diagram of 15RU Shelf Module Complement]

<table>
<thead>
<tr>
<th>NOTES:</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. HALF-SIZED A AND B SLOTS CAN BE COMBINED TO FORM ONE FULL-SIZED AB SLOT.</td>
</tr>
</tbody>
</table>

Table 102-A. 15RU Module Complement

<table>
<thead>
<tr>
<th>MODULE/UNIT DATA SHEET</th>
<th>PART NO.</th>
<th>CLEI</th>
<th>QTY</th>
<th>SLOT</th>
</tr>
</thead>
<tbody>
<tr>
<td>15RU Fan Tray/UDS-109</td>
<td>3EM12279AA</td>
<td>WMPQAGSPAC</td>
<td>1</td>
<td>N/A</td>
</tr>
<tr>
<td>CCC 101 Common Control Card (CCC)/UDS-113 OR</td>
<td>3EM12219AA</td>
<td>WM3C20LJAE</td>
<td>2</td>
<td>9, 10</td>
</tr>
<tr>
<td>MODULE/UNIT DATA SHEET</td>
<td>PART NO.</td>
<td>CLEI</td>
<td>QTY</td>
<td>SLOT</td>
</tr>
<tr>
<td>------------------------</td>
<td>--------------</td>
<td>---------------</td>
<td>-----</td>
<td>--------</td>
</tr>
<tr>
<td>CCC 104 Common Control Card (CCC)/UDS-113</td>
<td>3EM12219AB</td>
<td>WMUCAJDBAA</td>
<td>2</td>
<td>9, 10</td>
</tr>
<tr>
<td>SSC 101 80 Gb STS Switch Card (SSC)/UDS-124</td>
<td>3EM12295AA</td>
<td>WMEDK0MDAC</td>
<td>2</td>
<td>7, 8</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SSC 102 80 Gb STS Switch Card (SSC)/UDS-124</td>
<td>3EM12295AB</td>
<td>WMEC905AAA</td>
<td>2</td>
<td>7, 8</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SSC 103 80 Gb STS Switch Card (SSC)/UDS-124</td>
<td>3EM12295AC</td>
<td>WMUCALTBA</td>
<td>2</td>
<td>7, 8</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SSC 103 80 Gb STS Switch Card (SSC)/UDS-124</td>
<td>3EM12295AD</td>
<td>WMUCAP7BA</td>
<td>2</td>
<td>7, 8</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TC 201 Stratum 3 Timing Card (TC)/UDS-125</td>
<td>3EM12309AA</td>
<td>WMEDM0PDAB</td>
<td>2</td>
<td>11A, 11B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TC 301 Stratum 3 Timing Card (TC)/UDS-125</td>
<td>3EM12309AB</td>
<td>WMUCAFMBAA</td>
<td>2</td>
<td>11A, 11B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MODULE/UNIT DATA SHEET</td>
<td>PART NO.</td>
<td>CLEI</td>
<td>QTY</td>
<td>SLOT</td>
</tr>
<tr>
<td>------------------------</td>
<td>------------</td>
<td>---------------</td>
<td>------</td>
<td>-----------------------</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>IFC1 101 12-Port DS3 Interface Card (DS3-12P)/UDS-117</strong></td>
<td>3EM12236AA</td>
<td>WMI9GDXLAA</td>
<td>Up to 20</td>
<td>1A-5A, 1B-5B, 12A-16A, 12B-16B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>IFC1 201 12-Port DS3/EC1 Interface Card (ECC-12P)/UDS-118</strong></td>
<td>3EM12348AA</td>
<td>WMI2CZ0CAA</td>
<td>Up to 20</td>
<td>1A-5A, 1B-5B, 12A-16A, 12B-16B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>IFC2 101 2-Port Gigabit Ethernet, LX (GIGE-2P)/UDS-119</strong></td>
<td>3EM12310AA</td>
<td>WM6IV0SAAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>IFC2 102 2-Port Gigabit Ethernet, LX (GIGE-2P)/UDS-119</strong></td>
<td>3EM12310AB</td>
<td>TBD</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>IFC4 101 2-Port Gigabit Ethernet, SX (GIGE-2P)/UDS-119</strong></td>
<td>3EM12311AA</td>
<td>WM6IV0TAAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>IFC4 102 2-Port Gigabit Ethernet, SX (GIGE-2P)/UDS-119</strong></td>
<td>3EM12311AB</td>
<td>TBD</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>LC2 101 12-Port IR OC-3 Line Card (OC3-12P)/UDS-120</strong></td>
<td>3EM12238AA</td>
<td>WMOTAXNEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
</tbody>
</table>
### Table 102-A. 15RU Module Complement (cont.)

<table>
<thead>
<tr>
<th>MODULE/UNIT DATA SHEET</th>
<th>PART NO.</th>
<th>CLEI</th>
<th>QTY</th>
<th>SLOT</th>
</tr>
</thead>
<tbody>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC2 102 12-Port IR OC-3 Line Card (OC3-12P)/UDS-120</td>
<td>3EM12238AB</td>
<td>WMOTBBBEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC5 101 4-Port IR OC-12 Line Card (OC12-4P)/UDS-121</td>
<td>3EM12241AA</td>
<td>WMOTAXSEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC5 102 4-Port IR OC-12 Line Card (OC12-4P)/UDS-121</td>
<td>3EM12241AB</td>
<td>WMOTBBEEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 030 1-Port XLR OC-48 Line Card, DC-SM-SC, 1553.33 nm (OC48-1P)/UDS-122</td>
<td>3EM12250AA</td>
<td>WMOTAXXEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 130 1-Port XLR OC-48 Line Card, DC-SM-SC, 1553.33 nm (OC48-1P)/UDS-122</td>
<td>3EM12250AB</td>
<td>WMOTBBKEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 031 1-Port XLR OC-48 Line Card, DC-SM-SC, 1552.52 nm (OC48-1P)/UDS-122</td>
<td>3EM12251AA</td>
<td>WMOTAXYEA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 131 1-Port XLR OC-48 Line Card, DC-SM-SC, 1552.52 nm (OC48-1P)/UDS-122</td>
<td>3EM12251AB</td>
<td>WMOTBBLEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 032 1-Port XLR OC-48 Line Card, DC-SM-SC, 1551.72 nm (OC48-1P)/UDS-122</td>
<td>3EM12252AA</td>
<td>WMOTAXZEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
</tbody>
</table>
### Table 102-A. 15RU Module Complement (cont.)

<table>
<thead>
<tr>
<th>MODULE/UNIT DATA SHEET</th>
<th>PART NO.</th>
<th>CLEI</th>
<th>QTY</th>
<th>SLOT</th>
</tr>
</thead>
<tbody>
<tr>
<td>LC10D 132 1-Port XLR OC-48 Line Card, DC-SM-SC, 1551.72 nm (OC48-1P)/UDS-122</td>
<td>3EM12252AB</td>
<td>WMOTBBMEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 033 1-Port XLR OC-48 Line Card, DC-SM-SC, 1550.92 nm (OC48-1P)/UDS-122</td>
<td>3EM12253AA</td>
<td>WMOTAU4EAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 133 1-Port XLR OC-48 Line Card, DC-SM-SC, 1550.92 nm (OC48-1P)/UDS-122</td>
<td>3EM12253AB</td>
<td>WMOTBBNEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 035 1-Port XLR OC-48 Line Card, DC-SM-SC, 1549.31 nm (OC48-1P)/UDS-122</td>
<td>3EM12254AA</td>
<td>WMOTAX0EAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 135 1-Port XLR OC-48 Line Card, DC-SM-SC, 1549.31 nm (OC48-1P)/UDS-122</td>
<td>3EM12254AB</td>
<td>WMOTBBPEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 036 1-Port XLR OC-48 Line Card, DC-SM-SC, 1548.51 nm (OC48-1P)/UDS-122</td>
<td>3EM12255AA</td>
<td>WMOTAX1EAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 136 1-Port XLR OC-48 Line Card, DC-SM-SC, 1548.51 nm (OC48-1P)/UDS-122</td>
<td>3EM12255AB</td>
<td>WMOTBBREA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 037 1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm (OC48-1P)/UDS-122</td>
<td>3EM12256AA</td>
<td>WMOTAX2EAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>MODULE/UNIT DATA SHEET</td>
<td>PART NO.</td>
<td>CLEI</td>
<td>QTY</td>
<td>SLOT</td>
</tr>
<tr>
<td>------------------------</td>
<td>----------</td>
<td>------</td>
<td>-----</td>
<td>------</td>
</tr>
<tr>
<td>LC10D 137 1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm (OC48-1P)/UDS-122</td>
<td>3EM12256AB</td>
<td>WMOTBBSEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 038 1-Port XLR OC-48 Line Card, DC-SM-SC, 1546.92 nm (OC48-1P)/UDS-122</td>
<td>3EM12257AA</td>
<td>WM31808KAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 138 1-Port XLR OC-48 Line Card, DC-SM-SC, 1546.92 nm (OC48-1P)/UDS-122</td>
<td>3EM12257AB</td>
<td>WMOTBBTEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC7D 101 1-Port SR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12301AA</td>
<td>WMOTAXUEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC7D 102 1-Port SR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12301AB</td>
<td>WMOTBBGEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC7ID 101 1-Port IR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12302AA</td>
<td>WMOTAXVEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC7ID 102 1-Port IR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12302AB</td>
<td>WMOTBBHEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC8D 101 1-Port LR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12312AA</td>
<td>WMOTAXWEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC8D 102 1-Port LR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12312AB</td>
<td>WMOTBBJEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MODULE / UNIT DATA SHEET</td>
<td>PART NO.</td>
<td>CLEI</td>
<td>QTY</td>
<td>SLOT</td>
</tr>
<tr>
<td>--------------------------</td>
<td>------------</td>
<td>--------------</td>
<td>---------</td>
<td>--------</td>
</tr>
<tr>
<td>LC12D 030 1-Port LR OC-192 Line Card, DC-SM-SC, 1553.33 nm (OC192-1P) / UDS-123</td>
<td>3EM12266AA</td>
<td>WMOTAX3EAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 130 1-Port LR OC-192 Line Card, DC-SM-SC, 1553.33 nm (OC192-1P) / UDS-123</td>
<td>3EM12266AB</td>
<td>WMOTBBUEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 031 1-Port LR OC-192 Line Card, DC-SM-SC, 1552.52 nm (OC192-1P) / UDS-123</td>
<td>3EM12267AA</td>
<td>WMOTAX4EAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 131 1-Port LR OC-192 Line Card, DC-SM-SC, 1552.52 nm (OC192-1P) / UDS-123</td>
<td>3EM12267AB</td>
<td>WMOTBBVEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 032 1-Port LR OC-192 Line Card, DC-SM-SC, 1551.72 nm (OC192-1P) / UDS-123</td>
<td>3EM12268AA</td>
<td>WMII8702FAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 132 1-Port LR OC-192 Line Card, DC-SM-SC, 1551.72 nm (OC192-1P) / UDS-123</td>
<td>3EM12268AB</td>
<td>WMOTBBWEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 033 1-Port LR OC-192 Line Card, DC-SM-SC, 1550.92 nm (OC192-1P) / UDS-123</td>
<td>3EM12269AA</td>
<td>WMII870YFAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 133 1-Port LR OC-192 Line Card, DC-SM-SC, 1550.92 nm (OC192-1P) / UDS-123</td>
<td>3EM12269AB</td>
<td>WMOTBBXEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>MODULE/UNIT DATA SHEET</td>
<td>PART NO.</td>
<td>CLEI</td>
<td>QTY</td>
<td>SLOT</td>
</tr>
<tr>
<td>------------------------</td>
<td>----------</td>
<td>------------</td>
<td>-----------</td>
<td>---------------</td>
</tr>
<tr>
<td>LC12D 035 1-Port LR OC-192 Line Card, DC-SM-SC, 1549.32 nm (OC192-1P) / UDS-123</td>
<td>3EM12270AA</td>
<td>WMI8804FAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>LC12D 135 1-Port LR OC-192 Line Card, DC-SM-SC, 1549.32 nm (OC192-1P) / UDS-123</td>
<td>3EM12270AB</td>
<td>WMOTBBYEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>LC12D 036 1-Port LR OC-192 Line Card, DC-SM-SC, 1548.51 nm (OC192-1P) / UDS-123</td>
<td>3EM12271AA</td>
<td>WMI870NFAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>LC12D 136 1-Port LR OC-192 Line Card, DC-SM-SC, 1548.51 nm (OC192-1P) / UDS-123</td>
<td>3EM12271AB</td>
<td>WMOTBBZEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>LC12D 037 1-Port LR OC-192 Line Card, DC-SM-SC, 1547.72 nm (OC192-1P) / UDS-123</td>
<td>3EM12272AA</td>
<td>WMI890WFAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>LC12D 137 1-Port LR OC-192 Line Card, DC-SM-SC, 1547.72 nm (OC192-1P) / UDS-123</td>
<td>3EM12272AB</td>
<td>WMOTBB0EAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>LC12D 038 1-Port LR OC-192 Line Card, DC-SM-SC, 1546.92 nm (OC192-1P) / UDS-123</td>
<td>3EM12273AA</td>
<td>WMI870PFAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>LC12D 138 1-Port LR OC-192 Line Card, DC-SM-SC, 1546.92 nm (OC192-1P) / UDS-123</td>
<td>3EM12273AB</td>
<td>WMOTBB1EAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
</tbody>
</table>
FUNCTIONAL OVERVIEW

Modules are either half-height or full-height size (see figure 102-3). Two types of removable card-slot adapters can convert either two adjacent slots or three adjacent slots for half-height module applications. A card-slot adapter to convert one slot is not supported.

Common equipment includes two half-high TCs, two full-high SSCs, and two full-high CCCs. The minimum 15RU shelf configuration that supports transmission is two CCCs, two TCs, two SSCs, and one IOC.

For fault protection, the system modules support redundancy. Redundancy is accomplished by installing a primary module and a secondary module in adjacent slots. During operation the first module to become operational is designated the primary module and the other as the secondary module. The modules remain in these operating states unless a problem with the primary module is detected or a user intentionally changes the module state through software or by activating a module interlock switch manually. If any of these actions occurs, the secondary module will become the primary module, and the old primary module will become the secondary module.

---

**Table 102-A. 15RU Module Complement (cont.)**

<table>
<thead>
<tr>
<th>MODULE/UNIT DATA SHEET</th>
<th>PART NO.</th>
<th>CLEI</th>
<th>QTY</th>
<th>SLOT</th>
</tr>
</thead>
<tbody>
<tr>
<td>TMUX 201 2.5 Gb/s Transmux (TMUX)/UDS-126</td>
<td>3EM12308AA</td>
<td>WM1DD6YCAA</td>
<td>Up to 4</td>
<td>5A, 6A, 5B, 6B, 12A, 13A, 12B, 13B</td>
</tr>
<tr>
<td>OR</td>
<td>3EM12308AB</td>
<td>WM1DDCXCAA</td>
<td>Up to 4</td>
<td>5A, 6A, 5B, 6B, 12A, 13A, 12B, 13B</td>
</tr>
<tr>
<td>VSC 101 5 Gb/s VT1.5 Switch Card (VSC)/UDS-127</td>
<td>3EM12313AA</td>
<td>WMEC60TAAD</td>
<td>Up to 4</td>
<td>5A, 6A, 5B, 6B, 12A, 13A, 12B, 13B</td>
</tr>
<tr>
<td>OR</td>
<td>3EM12313AB</td>
<td>WMEC606AAA</td>
<td>Up to 4</td>
<td>5A, 6A, 5B, 6B, 12A, 13A, 12B, 13B</td>
</tr>
</tbody>
</table>
All IOCs are connected to the SSCs through multiple serial telecom busses (STS-12 serial links) running at 777 Mb/s. The serial telecom bus uses 8 B/10 B encoding to bring an STS-12 signal to a rate of 777 Mb/s. The IOCs are all cross-coupled to the working and protection SSCs.

All IOC slots share a common set of four serial telecom bus signals, which together are capable of delivering 48 STS-1s to the SSCs. Eight IOC slots are high-capacity slots, which have four additional serial telecom bus signals that provide 96 STS-1s to the SSC. The common set of four serial telecom bus signals in both the high and low-capacity slots allow IOCs with a capacity of 48 STS-1s to be inserted into any of the slots. Each SSC is connected to all IOCs, so the backplane must provide 128 serial telecom bus links (which represents 512 connections at 777 Mb/s) from each SSC to all IOCs.

The 15RU shelf backplane provides –48V and return distribution to all modules in addition to all signals required for system synchronization and the control system.

Airflow design is integrated into each shelf. The airflow design is a pull system consisting of redundant integrated fans in the individual shelves. Air is pulled from the inlet at the bottom-front of the shelf through the shelf and out the exhaust at the top rear of the shelf.
UDS-103
18RU Shelf

FEATURES AND APPLICATION NOTES

- Supports up to 192 DS3, 192 EC1, 288 OC-3, 96 OC-12, 24 OC-48, or 4 OC-192 ports
- Supports up to 80 Gb/s matrix switching
- Mounts in a 26-inch unequal-flange earthquake rack
- Occupies 18 Electronic Industries Association (EIA) vertical rack spacing increments
- Is constructed with EMI/RFI shielding

DESCRIPTION

The 18RU shelf (see figure 103-1) houses the equipment that performs either matrix or I/O functions. The 18RU shelf consists of top, bottom, rear, and side panels; card guides; and a printed circuit backplane. Equipment connections are through connectors on the backplane.

The 18RU shelf, which mounts in a 23-inch unequal-flange rack, is 31.40 inches high, 19.12 inches wide, and 12.67 inches deep. See figure 103-2. The shelf requires 18 overall Electronic Industries Association (EIA) vertical increments of a 23-inch earthquake rack.

Mounting flanges on each side of the shelf secure the shelf to an American National Standards Institute (ANSI) rack. An ANSI rack holds up to two 18RU shelves.

The power panel is on the rear of the 18RU shelf. See figure 103-3.
Figure 103-1. 18RU Shelf
Figure 103-2. 18RU Shelf Dimensions

ALL DIMENSIONS IN INCHES
EQUIPMENT COMPLEMENT

See figure 103-4 for the module complement of an 18RU shelf that contains the plug-in equipment (refer to table 103-A). Refer to the appropriate unit data sheet for detailed information.
NOTES:
1. HALF-SIZED A AND B SLOTS CAN BE COMBINED TO FORM ONE FULL-SIZED AB SLOT.
### Table 103-A. 18RU Module Complement

<table>
<thead>
<tr>
<th>MODULE/UNIT DATA SHEET</th>
<th>PART NO.</th>
<th>CLEI</th>
<th>QTY</th>
<th>SLOT</th>
</tr>
</thead>
<tbody>
<tr>
<td>18RU Fan Tray/UDS-110</td>
<td>3EM12307AA</td>
<td>NA</td>
<td>1</td>
<td>N/A</td>
</tr>
<tr>
<td>CCC 101 Common Control Card (CCC)/UDS-113</td>
<td>3EM12219AA</td>
<td>WM3C20LJAE</td>
<td>2</td>
<td>9, 10</td>
</tr>
<tr>
<td>OR CCC 104 Common Control Card (CCC)/UDS-113</td>
<td>3EM12219AB</td>
<td>WMUCAJDBAA</td>
<td>2</td>
<td>9, 10</td>
</tr>
<tr>
<td>SSC 101 80 Gb STS Switch Card (SSC)/UDS-124</td>
<td>3EM12295AA</td>
<td>WMEDK0MDAC</td>
<td>2</td>
<td>7, 8</td>
</tr>
<tr>
<td>OR SSC 102 80 Gb STS Switch Card (SSC)/UDS-124</td>
<td>3EM12295AB</td>
<td>WMEC905AAA</td>
<td>2</td>
<td>7, 8</td>
</tr>
<tr>
<td>OR SSC 103 80 Gb STS Switch Card (SSC)/UDS-124</td>
<td>3EM12295AC</td>
<td>WMUCALTBAA</td>
<td>2</td>
<td>7, 8</td>
</tr>
<tr>
<td>OR SSC 103 80 Gb STS Switch Card (SSC)/UDS-124</td>
<td>3EM12295AD</td>
<td>WMUCAP7BAA</td>
<td>2</td>
<td>7, 8</td>
</tr>
<tr>
<td>TC 201 Stratum 3 Timing Card (TC)/UDS-125</td>
<td>3EM12309AA</td>
<td>WMEDM0PDAB</td>
<td>2</td>
<td>11A, 11B</td>
</tr>
<tr>
<td>OR TC 301 Stratum 3 Timing Card (TC)/UDS-125</td>
<td>3EM12309AB</td>
<td>WMUCAFMBAA</td>
<td>2</td>
<td>11A, 11B</td>
</tr>
<tr>
<td>MODULE/UNIT DATA SHEET</td>
<td>PART NO.</td>
<td>CLEI</td>
<td>QTY</td>
<td>SLOT</td>
</tr>
<tr>
<td>----------------------------------------</td>
<td>------------</td>
<td>--------------</td>
<td>-----</td>
<td>-----------------------------</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IFC1 101 12-Port DS3 Interface Card (DS3-12P)/UDS-117</td>
<td>3EM12236AA</td>
<td>WMI9GDXLAA</td>
<td>Up to 20</td>
<td>1A-5A, 1B-5B, 12A-16A, 12B-16B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IFC1 201 12-Port DS3/ECC Interface Card (ECC-12P)/UDS-118</td>
<td>3EM12348AA</td>
<td>WMI2CZ0CAA</td>
<td>Up to 20</td>
<td>1A-5A, 1B-5B, 12A-16A, 12B-16B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IFC2 101 2-Port Gigabit Ethernet, LX (GIGE-2P)/UDS-119</td>
<td>3EM12310AA</td>
<td>WM6IV0SAAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IFC2 102 2-Port Gigabit Ethernet, LX (GIGE-2P)/UDS-119</td>
<td>3EM12310AB</td>
<td>TBD</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>MODULE/UNIT DATA SHEET</td>
<td>PART NO.</td>
<td>CLEI</td>
<td>QTY</td>
<td>SLOT</td>
</tr>
<tr>
<td>------------------------</td>
<td>-----------</td>
<td>--------------</td>
<td>---------</td>
<td>--------------------</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IFC4 101 2-Port Gigabit Ethernet, SX (GIGE-2P)/UDS-119</td>
<td>3EM12311AA</td>
<td>WM6IV0TAAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IFC4 102 2-Port Gigabit Ethernet, SX (GIGE-2P)/UDS-119</td>
<td>3EM12311AB</td>
<td>TBD</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC2 101 12-Port IR OC-3 Line Card (OC3-12P)/UDS-120</td>
<td>3EM12238AA</td>
<td>WMOTAXNEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC2 102 12-Port IR OC-3 Line Card (OC3-12P)/UDS-120</td>
<td>3EM12238AB</td>
<td>WMOTBBBEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC5 101 4-Port IR OC-12 Line Card (OC12-4P)/UDS-121</td>
<td>3EM12241AA</td>
<td>WMOTAXSEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC5 102 4-Port IR OC-12 Line Card (OC12-4P)/UDS-121</td>
<td>3EM12241AB</td>
<td>WMOTBBBEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 030 1-Port XLR OC-48 Line Card, DC-SM-SC, 1553.33 nm (OC48-1P)/UDS-122</td>
<td>3EM12250AA</td>
<td>WMOTAXXEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 130 1-Port XLR OC-48 Line Card, DC-SM-SC, 1553.33 nm (OC48-1P)/UDS-122</td>
<td>3EM12250AB</td>
<td>WMOTBBKEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC10D 031 1-Port XLR OC-48 Line Card, DC-SM-SC, 1552.52 nm (OC48-1P)/UDS-122</td>
<td>3EM12251AA</td>
<td>WMOTAXYEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>MODULE/UNIT DATA SHEET</td>
<td>PART NO.</td>
<td>CLEI</td>
<td>QTY</td>
<td>SLOT</td>
</tr>
<tr>
<td>------------------------</td>
<td>-------------</td>
<td>---------------</td>
<td>-----</td>
<td>-----------------</td>
</tr>
<tr>
<td>OR</td>
<td>3EM12251AB</td>
<td>WMOTBBLEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>LC10D 131 1-Port XLR OC-48 Line Card, DC-SM-SC, 1552.52 nm (OC48-1P)/UDS-122</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OR</td>
<td>3EM12252AA</td>
<td>WMOTAXZEEA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>LC10D 032 1-Port XLR OC-48 Line Card, DC-SM-SC, 1551.72 nm (OC48-1P)/UDS-122</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OR</td>
<td>3EM12252AB</td>
<td>WMOTBBMEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>LC10D 132 1-Port XLR OC-48 Line Card, DC-SM-SC, 1551.72 nm (OC48-1P)/UDS-122</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OR</td>
<td>3EM12253AA</td>
<td>WMOTAU4EAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>LC10D 033 1-Port XLR OC-48 Line Card, DC-SM-SC, 1550.92 nm (OC48-1P)/UDS-122</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OR</td>
<td>3EM12253AB</td>
<td>WMOTBBNEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>LC10D 133 1-Port XLR OC-48 Line Card, DC-SM-SC, 1550.92 nm (OC48-1P)/UDS-122</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OR</td>
<td>3EM12254AA</td>
<td>WMOTAX0EAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>LC10D 035 1-Port XLR OC-48 Line Card, DC-SM-SC, 1549.31 nm (OC48-1P)/UDS-122</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OR</td>
<td>3EM12254AB</td>
<td>WMOTBBPEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>LC10D 135 1-Port XLR OC-48 Line Card, DC-SM-SC, 1549.31 nm (OC48-1P)/UDS-122</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OR</td>
<td>3EM12255AA</td>
<td>WMOTAX1EAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>LC10D 036 1-Port XLR OC-48 Line Card, DC-SM-SC, 1548.51 nm (OC48-1P)/UDS-122</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 103-A. 18RU Module Complement (cont.)

<table>
<thead>
<tr>
<th>MODULE/UNIT DATA SHEET</th>
<th>PART NO.</th>
<th>CLEI</th>
<th>QTY</th>
<th>SLOT</th>
</tr>
</thead>
<tbody>
<tr>
<td>OR LC10D 136 1-Port XLR OC-48 Line Card, DC-SM-SC, 1548.51 nm (OC48-1P)/UDS-122</td>
<td>3EM12255AB</td>
<td>WMOTBBREA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR LC10D 037 1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm (OC48-1P)/UDS-122</td>
<td>3EM12256AA</td>
<td>WMOTAX2EAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR LC10D 137 1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm (OC48-1P)/UDS-122</td>
<td>3EM12256AB</td>
<td>WMOTBBSEA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR LC10D 038 1-Port XLR OC-48 Line Card, DC-SM-SC, 1546.92 nm (OC48-1P)/UDS-122</td>
<td>3EM12257AA</td>
<td>WM31808KAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR LC10D 138 1-Port XLR OC-48 Line Card, DC-SM-SC, 1546.92 nm (OC48-1P)/UDS-122</td>
<td>3EM12257AB</td>
<td>WMOTBBTEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR LC7D 101 1-Port SR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12301AA</td>
<td>WMOTAXUEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR LC7D 102 1-Port SR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12301AB</td>
<td>WMOTBBGEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR LC7ID 101 1-Port IR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12302AA</td>
<td>WMOTAXVEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
</tbody>
</table>
Table 103-A. 18RU Module Complement (cont.)

<table>
<thead>
<tr>
<th>MODULE/UNIT DATA SHEET</th>
<th>PART NO.</th>
<th>CLEI</th>
<th>QTY</th>
<th>SLOT</th>
</tr>
</thead>
<tbody>
<tr>
<td>LC7ID 102 1-Port IR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12302AB</td>
<td>WMOTBBHEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC8D 101 1-Port LR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12312AA</td>
<td>WMOTAXWEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC8D 102 1-Port LR OC-48 Line Card, DC-SM-SC (OC48-1P)/UDS-122</td>
<td>3EM12312AB</td>
<td>WMOTBBJEAA</td>
<td>Up to 24</td>
<td>1A-6A, 1B-6B, 12A-17A, 12B-17B</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 030 1-Port LR OC-192 Line Card, DC-SM-SC, 1553.33 nm (OC192-1P)/UDS-123</td>
<td>3EM12266AA</td>
<td>WMOTAX3EAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 130 1-Port LR OC-192 Line Card, DC-SM-SC, 1553.33 nm (OC192-1P)/UDS-123</td>
<td>3EM12266AB</td>
<td>WMOTBBUEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 031 1-Port LR OC-192 Line Card, DC-SM-SC, 1552.52 nm (OC192-1P)/UDS-123</td>
<td>3EM12267AA</td>
<td>WMOTAX4EAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 131 1-Port LR OC-192 Line Card, DC-SM-SC, 1552.52 nm (OC192-1P)/UDS-123</td>
<td>3EM12267AB</td>
<td>WMOTBBVEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 032 1-Port LR OC-192 Line Card, DC-SM-SC, 1551.72 nm (OC192-1P)/UDS-123</td>
<td>3EM12268AA</td>
<td>WMIL8702FAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
</tbody>
</table>
Table 103-A. 18RU Module Complement (cont.)

<table>
<thead>
<tr>
<th>MODULE/UNIT DATA SHEET</th>
<th>PART NO.</th>
<th>CLEI</th>
<th>QTY</th>
<th>SLOT</th>
</tr>
</thead>
<tbody>
<tr>
<td>LC12D 132 1-Port LR OC-192 Line Card, DC-SM-SC, 1551.72 nm (OC192-1P)/UDS-123</td>
<td>3EM12268AB</td>
<td>WMOTBBWEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 033 1-Port LR OC-192 Line Card, DC-SM-SC, 1550.92 nm (OC192-1P)/UDS-123</td>
<td>3EM12269AA</td>
<td>WMII870YFAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 133 1-Port LR OC-192 Line Card, DC-SM-SC, 1550.92 nm (OC192-1P)/UDS-123</td>
<td>3EM12269AB</td>
<td>WMOTBBXEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 035 1-Port LR OC-192 Line Card, DC-SM-SC, 1549.32 nm (OC192-1P)/UDS-123</td>
<td>3EM12270AA</td>
<td>WMII8804FAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 135 1-Port LR OC-192 Line Card, DC-SM-SC, 1549.32 nm (OC192-1P)/UDS-123</td>
<td>3EM12270AB</td>
<td>WMOTBBYEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 036 1-Port LR OC-192 Line Card, DC-SM-SC, 1548.51 nm (OC192-1P)/UDS-123</td>
<td>3EM12271AA</td>
<td>WMII870NFAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 136 1-Port LR OC-192 Line Card, DC-SM-SC, 1548.51 nm (OC192-1P)/UDS-123</td>
<td>3EM12271AB</td>
<td>WMOTBBZEAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC12D 037 1-Port LR OC-192 Line Card, DC-SM-SC, 1547.72 nm (OC192-1P)/UDS-123</td>
<td>3EM12272AB</td>
<td>WMII890WFAA</td>
<td>Up to 4</td>
<td>5AB, 6AB, 12AB, 13AB</td>
</tr>
</tbody>
</table>
FUNCTIONAL OVERVIEW

Modules are either half-height or full-height size (see figure 103-4). Two types of removable card-slot adapters can convert either two adjacent slots or three adjacent slots for half-height module applications. A card-slot adapter to convert one slot is not supported.
Common equipment includes two half-high TCs, two full-high SSCs, and two full-high CCCs. The minimum 18RU shelf configuration that supports transmission is two CCCs, two TCs, two SSCs, and one IOC.

For fault protection, the system modules support redundancy. Redundancy is accomplished by installing a primary module and a secondary module in adjacent slots. During operation the first module to become operational is designated the primary module and the other as the secondary module. The modules remain in these operating states unless a problem with the primary module is detected or a user intentionally changes the module state through software or by activating a module interlock switch manually. If any of these actions occurs, the secondary module will become the primary module, and the old primary module will become the secondary module.

All IOCs are connected to the SSCs through multiple serial telecom busses (STS-12 serial links) running at 777 Mb/s. The serial telecom bus uses 8 B/10 B encoding to bring an STS-12 signal to a rate of 777 Mb/s. The IOCs are all cross-coupled to the working and protection SSCs.

All IOC slots share a common set of four serial telecom bus signals, which together are capable of delivering 48 STS-1s to the SSCs. Eight IOC slots are high-capacity slots, which have four additional serial telecom bus signals that provide 96 STS-1s to the SSC. The common set of four serial telecom bus signals in both the high and low-capacity slots allow IOCs with a capacity of 48 STS-1s to be inserted into any of the slots. Each SSC is connected to all IOCs, so the backplane must provide 128 serial telecom bus links (which represents 512 connections at 777 Mb/s) from each SSC to all IOCs.

The 18RU shelf backplane provides –48V and return distribution to all modules in addition to all signals required for system synchronization and the control system.

Airflow design is integrated into each shelf. The airflow design is a pull system consisting of redundant integrated fans in the individual shelves. Air is pulled from the inlet at the bottom-front of the shelf through the shelf and out the exhaust at the top rear of the shelf.
UDS-104
Power Distribution Unit, Quad Input

FEATURES AND APPLICATION NOTES

- Distributes A1-, A2-, B1-, and B2-battery power that feeds shelves and fans
- Provides fused protection for individual shelves and fans
- Contains front-panel alarm indicators that indicate loss of A1, A2, B1, or B2 power or a blown fuse
- Mounts in any 23-inch unequal-flange earthquake bay and occupies one Electronic Industries Association (EIA) vertical increment

DESCRIPTION

The PDU-Quad provides redundant, fuse-protected connections to each shelf and fan powered within a rack. It provides the interface between multiple battery feeder cables and equipment that is mounted in the rack. See figure 104-1 for an illustration of the PDU-Quad. See figure 104-2 for PDU-Quad dimensions. See figure 104-3 for a typical system application of a PDU-Quad.
Figure 104-1. PDU-Quad
Figure 104-2. PDU-Quad Dimensions

TOP VIEW

FRONT VIEW
INDICATORS, CONNECTORS, AND FUSES

The PDU-Quad has the following indicators (see figure 104-4).

<table>
<thead>
<tr>
<th>ITEM</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>A2-1, TPA FUSE</td>
<td>Red indicator lights when fuse A2-1 blows.</td>
</tr>
<tr>
<td>ITEM</td>
<td>FUNCTION</td>
</tr>
<tr>
<td>---------------------</td>
<td>-----------------------------------------------</td>
</tr>
<tr>
<td>A2-2, TPA FUSE</td>
<td>Red indicator lights when fuse A2-2 blows.</td>
</tr>
<tr>
<td>B1-1, TPA FUSE</td>
<td>Red indicator lights when fuse B1-1 blows.</td>
</tr>
<tr>
<td>B1-2, TPA FUSE</td>
<td>Red indicator lights when fuse B1-2 blows.</td>
</tr>
<tr>
<td>B2-1, TPA FUSE</td>
<td>Red indicator lights when fuse B2-1 blows.</td>
</tr>
<tr>
<td>A1 POWER</td>
<td>Green indicator lights when A1 input power is present.</td>
</tr>
<tr>
<td>A2 POWER</td>
<td>Green indicator lights when A2 input power is present.</td>
</tr>
<tr>
<td>B1 POWER</td>
<td>Green indicator lights when B1 input power is present.</td>
</tr>
<tr>
<td>B2 POWER</td>
<td>Green indicator lights when B2 input power is present.</td>
</tr>
<tr>
<td>FUSE ALARM</td>
<td>Red indicator lights when a fuse alarm is present.</td>
</tr>
</tbody>
</table>

See figures 104-4 and 104-5 for connector and fuse locations on the PDU-Quad.

Figure 104-4. PDU-Quad Connectors and Indicators, Front View
FUNCTIONAL OVERVIEW

The PDU-Quad accepts four -48 V independent inputs and splits them into 16 separate, fuse-protected outputs. See figure 104-6 for a block diagram of the PDU-Quad. The input power interface consists of four pairs of -48 V (BATT) and RETURN (RTN) connections. These connections are rated at 100 A each. The PDU-Quad splits each -48 V (BATT) connection into four separate output connections, two protected by TPA fuses and two protected by GMT fuses. All fuses are accessible and replaceable from the front panel. The electrical input and output connections are accessible from the rear panel. The PDU-Quad also provides two sets of relay contacts (not used) that signal a fuse failure.
Figure 104-6. PDU-Quad Block Diagram
UDS-105
15RU 48-Port DS3/EC1 Connector Panel

FEATURES AND APPLICATION NOTES

- Up to four panels per node
- Front- and/or rear-mountable
- Each panel supports DS3 or ECC modules in a four-quadrant form

DESCRIPTION

Because of the high port-density design of the half-height DS3 and ECC line modules, the modules have no front-panel interface connectors. Instead, network connections are made through separate 48-port DS3/EC1 connector panels that are mounted either on the equipment rack or the rear of the shelf. The panels connect to DS3 or ECC modules through connectors that are accessible at the rear of the shelf once the connector covers are removed.

The system also supports a 96-port rack-mounted BNC connector panel. The customer can either install two 48-port rear-mounted and one 96-port rack-mount or two 96-port rack-mounts to get the full 192 DS3/EC1 ports.
The DS3/EC1 connector panel has 48 pairs of transmit (Tx) and receive (Rx) BNC connectors, providing interface connections for up to four 12-port DS3 or ECC modules. The 1677 SONET Link supports from 1 to 4 connector panels in the following three configurations:

- First and second connector panels attach to the rear of the shelf (for DS3 or ECC modules in slots 1B–5B and 13B–17B), and the third and fourth attach to the rear of the equipment rack (for DS3 or ECC modules in slots 1A–5A and 13A–17A).

- First through fourth connector panels attach to the front of the equipment rack (for DS3 or ECC modules in slots 1B–5B, 13B–17B, 1A–5A, and 13A–17A).

- First and second connector panels attach to the rear of the shelf (for DS3 or ECC modules in slots 1B–5B and 13B–17B) and the third and fourth attach to the front of the equipment rack (for DS3 or ECC modules in slots 1A–5A and 13A–17A).

The chosen configurations depend on the number of connector panels required and the servicing space available.

**Connector Panel Kits**

Each shelf-mounted connector-panel kit contains one 48-port DS3/EC1 connector panel. Each rack-mounted connector-panel kit contains two 48-port DS3/EC1 connector panels, two cables, four cable-tie brackets, a mounting plate, and mounting hardware. A kit to rack-mount one connector panel is not available. For the installation procedure, refer to the 1677 SONET Link Installation Practices manual (PN 3EM13849AD).
Figure 105-1. 48-Port DS3/EC1 Connector Panel Mounting Options

Up to 4 panels maximum per node

Front Mounted

Rear Mounted
Figure 105-2. 48-Port DS3/EC1 Connector Panel Mounting Configurations

Configuration 1 (Panels on rear only)
- Panel for cards in slots 1A - 5A
- Panel for cards in slots 13A - 17A

Configuration 2 (Panels on front and Rear)
- Panel for cards in slots 1B - 5B
- Panel for cards in slots 13B - 17B

Figure 105-3. Backplane to Front Panel Connections

Card slots 18 - 5B
1B = protection card

Card slots 2A, 3A, 4A, 5A
1A = protection card

Card slots 13A, 14A, 15A, 16A
17A = protection card
UDS-106
15RU 96-Port DS3/EC1 Connector Panel

FEATURES AND APPLICATION NOTES

- Up to two panels per node
- Rack mountable
- Each panel supports DS3 or ECC modules in a four quadrant form

DESCRIPTION

Because of the high port-density design of the half-height DS3 or ECC line modules, the modules have no front-panel interface connectors. Instead, network connections are made through separate 96-port DS3/EC1 connector panels that are mounted on the equipment rack. The panels connect to DS3 or ECC modules through connectors that are accessible at the rear of the shelf once the connector covers are removed. See figure 106-1.

The system supports a 96-port rack-mounted BNC connector panel. The customer can either install two 48-port rear-mounted and one 96-port rack-mount or two 96-port rack-mounts to get the full 192 DS3/EC1 ports.

The DS3/EC1 connector panel has 96 pairs of transmit (Tx) and receive (Rx) BNC connectors, providing interface connections for up to eight 12-port DS3 or ECC modules. The 1677 SONET Link supports from 1 to 2 connector panels, depending on the number of connector panels required and the servicing space available.
Figure 106-1. Backplane to Front Panel Connections

- Card slots 2B, 3B, 4B, 5B
  1B = protection card

- Card slots 2A, 3A, 4A, 5A
  1A = protection card

- Card slots 13B, 14B, 15B, 16B
  17B = protection card

- Card slots 13A, 14A, 15A, 16A
  17A = protection card

- DS3-2B connector
- DS3-1B connector
- DS3-2A connector
- DS3-1A connector

WARNING
NO OPERATOR ACCESSIBLE COMPONENTS. AUTHORIZED SERVICE PERSONNEL ONLY.

WARNING!
THIS PRODUCT CONTAINS LASER DEVICES. REFER TO USER MANUAL PRIOR TO REMOVING.
UDS-107
18RU 48-Port DS3/EC1 Connector Panel

FEATURES AND APPLICATION NOTES

- Up to four panels per node
- Front- and/or rear-mountable
- Each panel supports DS3 or ECC modules in a four-quadrant form

DESCRIPTION

Because of the high port-density design of the half-height DS3 and ECC line modules, the modules have no front-panel interface connectors. Instead, network connections are made through separate 48-port DS3/EC1 connector panels that are mounted either on the equipment rack or the rear of the shelf. See figures 107-1 and 107-2. The panels connect to DS3 or ECC modules through connectors that are accessible at the rear of the shelf once the connector covers are removed. See figure 107-3.

The system also supports a 96-port rack-mounted BNC connector panel. The customer can either install two 48-port rear-mounted and one 96-port rack-mount or two 96-port rack-mounts to get the full 192 DS3/EC1 ports.
The DS3/EC1 connector panel has 48 pairs of transmit (Tx) and receive (Rx) BNC connectors, providing interface connections for up to four 12-port DS3 or ECC modules. The 1677 SONET Link supports from 1 to 4 connector panels in the following two configurations:

- First and second connector panels attach to the rear of the shelf (for DS3 or ECC modules in slots 1B–5B and 13B–17B), and the third and fourth attach to the rear of the equipment rack (for DS3 or ECC modules in slots 1A–5A and 13A–17A).

- First and second connector panels attach to the rear of the shelf (for DS3 or ECC modules in slots 1B–5B and 13B–17B) and the third and fourth attach to the front of the equipment rack (for DS3 or ECC modules in slots 1A–5A and 13A–17A).

The chosen configurations depends on the number of connector panels required and the servicing space available.
Figure 107-2. 48-Port DS3/EC1 Connector Panel Mounting Configurations

Figure 107-3. Backplane to Front Panel Connections
Connector Panel Kits

Each shelf-mounted connector-panel kit contains one 48-port DS3/EC1 connector panel. Each rack-mounted connector-panel kit contains two 48-port DS3/EC1 connector panels, two cables, four cable-tie brackets, a mounting plate, and mounting hardware. A kit to rack-mount one connector panel is not available. For the installation procedure, refer to the 1677 SONET Link Installation Practices manual (PN 3EM13849AD).
UDS-108
18RU 96-Port DS3/EC1 Connector Panel

<table>
<thead>
<tr>
<th>PART NUMBER/MNEMONIC</th>
<th>NAME</th>
<th>CLEI</th>
<th>ECI/BAR CODE</th>
<th>CPR</th>
<th>STATUS</th>
</tr>
</thead>
<tbody>
<tr>
<td>3EM12330AA</td>
<td>18RU 96-Port DS3/EC1 Connector Panel</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
<td>Active</td>
</tr>
</tbody>
</table>

FEATURES AND APPLICATION NOTES

- Up to two panels per node
- Rack mountable
- Each panel supports DS3 or ECC modules in a four quadrant form

DESCRIPTION

Because of the high port-density design of the half-height DS3 or ECC line modules, the modules have no front-panel interface connectors. Instead, network connections are made through separate 96-port DS3/EC1 connector panels that are mounted on the equipment rack. The panels connect to DS3 or ECC modules through connectors that are accessible at the rear of the shelf once the connector covers are removed. See figure 108-1.

The system supports a 96-port rack-mounted BNC connector panel. The customer can either install two 48-port rear-mounted and one 96-port rack-mount or two 96-port rack-mounts to get the full 192 DS3/EC1 ports.

The DS3/EC1 connector panel has 96 pairs of transmit (Tx) and receive (Rx) BNC connectors, providing interface connections for up to eight 12-port DS3 or ECC modules. The 1677 SONET Link supports from 1 to 2 connector panels, depending on the number of connector panels required and the servicing space available.
Figure 108-1. Backplane to Front Panel Connections

Card slots 2B, 3B, 4B, 5B
1B = protection card

Card slots 2A, 3A, 4A, 5A
1A = protection card

Card slots 13B, 14B, 15B, 16B
17B = protection card

Card slots 13A, 14A, 15A, 16A
17A = protection card

WARNING
THIS PRODUCT IS EQUIPPED WITH TWO POWER FEEDS. DISCONNECT BOTH FEEDS PRIOR TO SERVICE.

WARNING
NO OPERATOR ACCESSIBLE COMPONENTS. AUTHORIZED SERVICE PERSONNEL ONLY.

WARNING!
THIS PRODUCT CONTAINS LASER DEVICES. REFER TO USER MANUAL PRIOR TO REMOVING.
**FEATURES AND APPLICATION NOTES**

- Provides \( n+1 \) fan protection
- Self-contained fan controller continuously monitors fan operation
- Front-panel light indicates fan failure
- Designed for quick in-service replacement

**DESCRIPTION**

The removable fan tray contains six multi-speed fans and a fan-controller module. See figure 109-1. The six fans provide \( n +1 \) protection preventing the 1677 SONET Link from overheating if one of the fans fails. The fan-controller monitors the rotational speed of each fan. When all fans are rotating at the correct speed, the Fan light, located on the Common Control Card (CCC), lights green to indicate proper functionality. If one fan fails, another fan speeds up to provide more air flow. The Fan light on the CCC lights amber to indicate the fan tray must be replaced within 72 hours to maintain \( n+1 \) protection. If two or more fans fail, the Fan light on the CCC lights red, and the fan tray must be replaced immediately to prevent the node from overheating. Room temperature and the number of modules installed in the system determines how long the system will run without a fan.
Figure 109-1. Fan Tray
UDS-110
18RU Fan Tray

FEATURES AND APPLICATION NOTES

- Provides forced airflow to cool equipment in an 18RU shelf
- Allows for hot insertion/removal of the fan tray in the event of a failure
- Contains sensors that determine if fan speed is too slow or stopped
- Has redundant input power feeds such that failure of any single fan does not disable any other fan
- Housed in an 18RU shelf

DESCRIPTION

The 18RU shelf uses forced-air cooling provided by a removable fan tray. The fan tray is located at the top of the 18RU shelf and draws ambient air into the 18RU shelf through the air plenum located under the 18RU shelf and through the bottom front and sides of the 18RU shelf. The air passes through a high dust arresting polyurethane air filter (PN 3EM12278AA) and over the surfaces of the modules. The heated air exits the top of the 18RU shelf at the rear.

The fan tray contains six multi-speed Air Movement Units (AMUs). The six AMUs provide 1:N protection. This prevents the 18RU shelf from overheating if one of the AMUs fails.

Four captive thumbscrews fasten the fan tray to the 18RU shelf. See figures 110-1 through 110-3.
Figure 110-1. Fan Tray

Figure 110-2. Fan Tray Front Panel (Front View)

FAN TRAY MODULE
CAUTION: MOVING PARTS
ONLY QUALIFIED PERSONAL TO REMOVE
The fan tray has the following connectors:

<table>
<thead>
<tr>
<th>ITEM</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>J1</td>
<td>4-pin connector for AMU 3 power, control, and fan speed detection. Refer to table 110-A.</td>
</tr>
<tr>
<td>J2</td>
<td>4-pin connector for AMU 2 power, control, and fan speed detection. Refer to table 110-B.</td>
</tr>
<tr>
<td>J3</td>
<td>4-pin connector for AMU 1 power, control, and fan speed detection. Refer to table 110-C.</td>
</tr>
<tr>
<td>J4</td>
<td>10-pin connector for fan tray A power and control. Refer to table 110-D.</td>
</tr>
<tr>
<td>J5</td>
<td>4-pin connector for AMU 6 power, control, and fan speed detection. Refer to table 110-E.</td>
</tr>
<tr>
<td>J6</td>
<td>4-pin connector for AMU 5 power, control, and fan speed detection. Refer to table 110-F.</td>
</tr>
<tr>
<td>J7</td>
<td>4-pin connector for AMU 4 power, control, and fan speed detection. Refer to table 110-G.</td>
</tr>
<tr>
<td>J8</td>
<td>10-pin connector for fan tray B power and control. Refer to table 110-H.</td>
</tr>
</tbody>
</table>

Table 110-A. Fan Tray, J1 Pinout Assignments

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>AMU 3 V+</td>
<td>2</td>
<td>AMU 3 V-</td>
<td>3</td>
<td>AMU 3 CONTROL</td>
<td>4</td>
<td>AMU 3 TACHOMETER</td>
</tr>
</tbody>
</table>
### Table 110-B. Fan Tray, J2 Pinout Assignments

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>AMU 2 V+</td>
<td>2</td>
<td>AMU 2 V-</td>
<td>3</td>
<td>AMU 2 CONTROL</td>
<td>4</td>
<td>AMU 2 TACHOMETER</td>
</tr>
</tbody>
</table>

### Table 110-C. Fan Tray, J3 Pinout Assignments

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>AMU 1 V+</td>
<td>2</td>
<td>AMU 1 V-</td>
<td>3</td>
<td>AMU 1 CONTROL</td>
<td>4</td>
<td>AMU 1 TACHOMETER</td>
</tr>
</tbody>
</table>

### Table 110-D. Fan Tray, J4 Pinout Assignments

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>MAIN 48 V PRI PWR</td>
<td>2</td>
<td>MAIN 48 V PRI PWR</td>
<td>3</td>
<td>MAIN 48 V PRI PWR RTN</td>
<td>4</td>
<td>MAIN 48 V PRI PWR RTN</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>6</td>
<td>GND</td>
<td>7</td>
<td>I2C CCC A SERIAL DATA</td>
<td>8</td>
<td>I2C CCC A SERIAL CLOCK</td>
</tr>
<tr>
<td>9</td>
<td>I2C CCC B SERIAL DATA</td>
<td>10</td>
<td>I2C CCC B SERIAL CLOCK</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 110-E. Fan Tray, J5 Pinout Assignments

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>AMU 6 V+</td>
<td>2</td>
<td>AMU 6 V-</td>
<td>3</td>
<td>AMU 6 CONTROL</td>
</tr>
</tbody>
</table>

### Table 110-F. Fan Tray, J6 Pinout Assignments

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>AMU 5 V+</td>
<td>2</td>
<td>AMU 5 V-</td>
<td>3</td>
<td>AMU 5 CONTROL</td>
</tr>
</tbody>
</table>

### Table 110-G. Fan Tray, J7 Pinout Assignments

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>AMU 4 V+</td>
<td>2</td>
<td>AMU 4 V-</td>
<td>3</td>
<td>AMU 4 CONTROL</td>
</tr>
</tbody>
</table>

### Table 110-H. Fan Tray, J8 Pinout Assignments

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>MAIN 48 V SEC PWR</td>
<td>2</td>
<td>MAIN 48 V SEC PWR</td>
<td>3</td>
<td>MAIN 48 V SEC PWR RTN</td>
<td>4</td>
<td>MAIN 48 V SEC PWR RTN</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>6</td>
<td>GND</td>
<td>7</td>
<td>I2C CCC A SERIAL DATA</td>
<td>8</td>
<td>I2C CCC A SERIAL CLOCK</td>
</tr>
<tr>
<td>9</td>
<td>I2C CCC B SERIAL DATA</td>
<td>10</td>
<td>I2C CCC B SERIAL CLOCK</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
FUNCTIONAL OVERVIEW

The fan tray is comprised of six AMUs and a fan controller board. See figure 110-4 for a simplified block diagram of the fan tray.
Fan Controller Board

The fan controller board is a power conditioner, fan alarm generator, fan speed controller, and thermometer with presence on the I2C bus. It provides the following:

- Filtered 48 V to the six AMUs in the fan tray
- Soft-start circuitry on the 48 V to facilitate hot-swap
- Temperature monitoring through a temperature sensor over the I2C bus
- A monitor of the tachometer pulses from each of the fans (When the fan speed is low, an alarm signal is sent over the I2C bus.)
- Isolation from the 48 V power for the I2C circuitry using opto-isolators and redundant 48 V-to-5 V DC-to-DC converters
- Split power feed (Under normal operation, the A feed powers fans 1, 5, and 3 and one of the dc-dc converters, and the B feeds powers fans 4, 2, and 6 and the other dc-dc converter.)
- Failover when one of the feeds is offline (The voltage detection and failover circuitry powers the fan tray from the remaining single feed.)
- Return to equal current draw when feed is brought back online (The fan tray reverts to normal operation, and the power for the fan tray is drawn equally through both A and B feeds.)

The fan controller board monitors the rotational speed of each fan. When all fans are rotating at the correct speed, the FAN LED on the CCC 102 Common Control Card (CCC) is green, indicating normal operation. If one AMU fails, another fan speeds up to provide more air flow and the FAN LED turns amber, indicating that fan tray has experienced a failure and should be replaced. If two AMUs fail, the FAN LED turns red, indicating that fan tray should be replaced immediately.

All system communication for the fan tray is handled through the CCC over the I2C bus.
Power

The fan tray operates from two redundant DC power sources. Power is distributed from the backplane over a cable to the fan control board and the AMUs. The fan tray operates normally and does not sustain damage if either source is turned off or degrades below -37.5 V dc. The two input DC sources are electrically isolated from one another; this includes separate battery and battery return. Internal failure protection is provided by means of input fuses. The unit provides alarm to the shelf through the I2C bus.

The six AMUs are divided into two groups of three. Each group uses one of the inputs, A or B, as its primary power source. Although each AMU group uses the primary source, in case of primary source voltage drop to a certain level, the AMUs switch to the secondary source so the fan operation is not affected as a result of one power input failure.

The fan tray has redundant 48 V soft-start circuits and independent 48 V A and B power detection/failover circuits. Output voltages to the AMUs are filtered and fused.

Redundancy

The fan tray has the following redundant components:

- Dual 48 V input power detection and soft start circuitry
- Dual 48 V-to-5 V DC-to-DC converters
- Dual I2C serial ID ROM
- Dual I2C I/O controller
- Dual I2C temperature sensors
UDS-111
DS1 Splitter

FEATURES AND APPLICATION NOTES

- Divides two external DS1 timing reference signals (primary and secondary) from a BITS clock into four timing reference outputs

DESCRIPTION

The external timing reference source enters the system through two DS1 splitters. One DS1 splitter serves the 18RU shelf 1, and the other serves the 18RU shelf 2. Each DS1 splitter receives two external DS1 timing reference signals (primary and secondary) from a BITS clock and divides the inputs into four timing reference outputs, designated as primary copy 0, primary copy 1, secondary copy 0, and secondary copy 1. These outputs then go to TCs in the 18RU shelves. See figure 111-1 for an outline of the DS1 splitter. See figure 111-2 for the typical system application of the DS1 splitter.

Both DS1 splitters are mounted at the bottom of the rack.

Figure 111-1. DS1 Splitter
The DS1 splitter has the following connectors (see figure 111-1):

<table>
<thead>
<tr>
<th>ITEM</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>J501</td>
<td>9-pin primary DS1 clock reference connector. Refer to table 111-A (NC indicates not connected).</td>
</tr>
<tr>
<td>J502</td>
<td>9-pin secondary DS1 clock reference connector. Refer to table 111-B (NC indicates not connected).</td>
</tr>
<tr>
<td>J503</td>
<td>6-pin secondary DS1 clock reference output. Refer to table 111-C. (Used only when DS1 reference is required.)</td>
</tr>
<tr>
<td>J504</td>
<td>6-pin primary 0 DS1 clock reference output. Refer to table 111-C. (Used only when DS1 reference is required.)</td>
</tr>
</tbody>
</table>

Table 111-A. J501 DS1 Clock Reference (Copy 0) Connector Pinout Assignments

<table>
<thead>
<tr>
<th>PINPIN</th>
<th>SIGNAL</th>
<th>PINPIN</th>
<th>SIGNAL</th>
<th>PINPIN</th>
<th>SIGNAL</th>
<th>PINPIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>001</td>
<td>NC</td>
<td>002</td>
<td>NC</td>
<td>003</td>
<td>NC</td>
<td>004</td>
<td>NC</td>
</tr>
<tr>
<td>005</td>
<td>NC</td>
<td>006</td>
<td>NC</td>
<td>007</td>
<td>NC</td>
<td>008</td>
<td>BIT_CK_C0_T</td>
</tr>
<tr>
<td>009</td>
<td>BIT_CK_C0_F</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
FUNCTIONAL OVERVIEW

The DS1 splitters shelf reduce the total number of BITS facilities required by each 18RU shelf from two primary and two secondary facilities to one primary and one secondary facility. See figure 111-3 for a simplified block diagram of the DS1 splitter.

**Figure 111-3. DS1 Splitter Simplified Block Diagram**
The DS1 splitter terminates an external clock reference. The external clock reference is a 1.544 MHz DS1 BITS that is used as either primary or secondary source input to the DS1 splitter. One DS1 splitter receives the primary source input, while the other DS1 splitter receives the secondary source input. Each splitter mounts at the bottom of the rack. The DS1 splitter divides each input and distributes one input to each TC in an 18RU shelf.

Inputs to the DS1 splitter are received through connectors J501 and J502. Connector J501 (primary input) provides copy 0 and copy 1 outputs through connector J504. The copy 0 output is cabled to the copy 0 TC, and the copy 1 output is cabled to the copy 1 TC. Connector J502 (secondary input) provides copy 0 and copy 1 outputs through connector J503. Typically, the primary BITS input is cabled to the shelf 1 DS1 splitter, and the secondary BITS input is cabled to the shelf 2 DS1 splitter.
UDS-112
ADME/W 01x E/F-Band East/West Add/Drop Module

FEATURES AND APPLICATION NOTES

• Installs directly into ANSI rack in a stacked architecture
• East and West ADMs provide add/drop functions in both directions around the ring
• 12 add/drop ports
• 2 of each 6 ports are used for Network In/Out and Express In/Out

DESCRIPTION

The Modular Optical System uses the ADM to sort light on network fibers. ADMs contain optical components that add or drop light from the network fiber. Each add or drop requires its own front-panel port for light to enter or exit the 1677 SONET Link shelf.

The ADM is available in both an East and West version. It has 12 front-panel ports, six for drop functions and six for add functions. The left six ports are used for drop (East module) functions or add (West module) functions, and the right six ports are used for add (East module) functions and drop (West module) functions. Two of each of the six ports are used for the Network In/Out and the Express In/Out ports.
Two optical component trays are mounted on the universal tray inside the ADM. Each tray holds the optical components for either the drop or add light paths. The optical component trays are mounted on the right and left sides of the universal tray depending on if the ADM is being used as an East or West module. For East modules, optical trays are mounted to the right. For West modules, optical trays are mounted to the left. See figure 112-1. All terminated fibers have an internal service loop before the termination.

Figure 112-1. ADM Hardware Design

INDICATORS AND CONNECTORS

Figure 112-2 describes the ADM front panel indicators and connectors.
FUNCTIONAL OPERATION

Each add or drop is considered an ADM function. The ADM is comprised of reliable, optical components that require no power. Such components are a monitoring block, a 1310 nm block, and band component block, where wavelengths in bands E and F are supported. To minimize optical loss of the network traffic passing through the node, all components are spliced together. Figure 112-3 illustrates an example of the ADM functionality.
Figure 112-3. ADM Functionality

Light Path View

Express In (From West)  Express Out (To East)

Express Out (To West)  Express In (From East)

Network In  Network Out

ADM EAST

- Add function #1
- Add function #2
- Add function #3
- Add function #4

ADM WEST

- Add function #1
- Add function #2
- Add function #3
- Add function #4

Network Out  Network In

Express path jumpers

677-0155-1
050603
UDS-113
CCC 101/104 Common Control Card

PART NUMBER/MNEMONIC | NAME | CLEI          | ECI/BAR CODE | CPR | STATUS
---------------------|------|---------------|--------------|-----|--------
3EM12219AA           | CCC 101 Common Control Card | WM3C20LJAE   | 124898       | E73529 | Inactive
3EM12219AB           | CCC 104 Common Control Card | WMUCAJDBAA    | 127938       | W70111 | Active

FEATURES AND APPLICATION NOTES

- Full-height, installed in slots 9 and 10
- Flash disk subsystem
- Audible and visual alarms
- 50 Mhz system clock (used by all modules in the system)
- Synchronization (used by all modules in the system)
- CCC 104 has the following enhancements:
  - Improved 48 V over/under power performance
  - Improved power efficiency
  - Improved signal integrity
  - Protected/monitored power to backplane
  - Enhanced lever (most recent manufacturing revision)

DESCRIPTION

The CCC is the main processing power in the node. It controls communication between the Input/Output Cards (IOCs), the STS Switch Cards (SSCs), and the Timing Card (TC), and records and controls node events, including configuration events, monitoring events, and alarm events. The CCC also provides the visual and physical interface for alarms.
The flash disk subsystem is comprised of two logical drives, Drives A and B, where all “writes to” and “reads from” the drives within the system are made to logical Drives A and B. Logical Drive A and Logical Drive B each contain two physical flash disks, A9 and A10 and B9 and B10. A9/B9 resides on CCC-9 and A10/B10 resides on CCC-10. One of the physical drives is the primary drive and the other is the secondary drive. The system is responsible for ensuring all information written to the primary drive is also written to the secondary drive to keep the two disks in sync. Therefore, if either a physical disk fails, a CCC fails, a physical disk is deactivated, or a CCC is deactivated, the logical drive information will still function properly. When a CCC is installed with disks, the disks on that CCC should be activated as secondary if a primary disks are already present.

The CCC has two alarm-connection terminal blocks that connect to normally open relay contacts. One block controls minor, major, and critical visual alarms. The other controls minor, major, and critical audible alarms. At least one CCC is required for node operation. Two CCCs are required in slots 9 and 10 for redundant operation.

The two versions of the CCC can be mixed within the same protection group.

**INDICATORS AND CONNECTORS**

See figure 113-1 for descriptions of the CCC front panel indicators and connectors. See figure 113-2 for an illustration of the enhanced lever on the CCC 104.
Figure 113-1. CCC Front-Panel

<table>
<thead>
<tr>
<th>Feature</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Run</td>
<td>The CCC is not running. The CCC is running. Flashing The CCC is running diagnostics or loading code.</td>
</tr>
<tr>
<td>PRI.</td>
<td>Green This is the primary (active) CCC. Amber This is the secondary (standby) CCC.</td>
</tr>
<tr>
<td>Health</td>
<td>Green The module is operating and has no detected faults. Amber The module has a minor fault. Red The module is not operating. It has a hardware fault.</td>
</tr>
<tr>
<td>In Use</td>
<td>Off Interlock switch pushed to the right. Module can be removed. Green Module is executing operating code. Do not remove module.</td>
</tr>
<tr>
<td>PWRA</td>
<td>Green Power source A on. Red Power source A not connected, off, or failed.</td>
</tr>
<tr>
<td>PWRB</td>
<td>Green Power source B on. Red Power source B not connected, off, or failed.</td>
</tr>
<tr>
<td>Fan</td>
<td>Green All fans running. Amber One fan failure. Replace fan-tray module as soon as possible to avoid system thermal failure. Red Two or more fan failures. Replace fan-tray module immediately.</td>
</tr>
<tr>
<td>ACO/LMPTST</td>
<td>Press the Alarm Cut-Off/Lamp Test (ACO/LMPTST) switch to shut off the current audible alarm. To test all LEDs on all modules in the system, press and hold the ACO/LMPTST switch for 5 seconds.</td>
</tr>
</tbody>
</table>

### Diagram

- **Interlock switch**
- **Visual-alarm terminal block**
- **Audible-alarm terminal block**
- **DIAG CCC diagnostic port**
- **Flash-disk access cover**
- **Card-cage slot location**

**Legend**:
- Off
- Green
- Amber
- Red

**Notes**:
- No critical alarms.
- Active critical alarm.
- No major alarms.
- Active major alarm.
- No minor alarms.
- Active minor alarm.
FUNCTIONAL OPERATION

The CCC is comprised of the following functional blocks (see figure 113-3):

- Communications Processor
- L2 Cache
- Synchronous Dynamic RAM
- Flash PROM
- Interrupt Logic
- Message Bus Interface
- System Resource Interface
- Health Monitoring
- I²C Bus
- Field Programmable Gate Array
- One-Wire Interface
The CCC contains an embedded communications controller that has two external buses to accommodate bandwidth requirements from the system core and communications channels. The communications controller is composed of three major functional blocks:

- Microprocessor
- System Interface Unit (SIU)
- Communications Processor Module (CPM)

The microprocessor is a high-performance low-power microprocessor that provides 32-bit effective addresses, integer data types of eight, 16, and 32 bits. It has a 64-bit split-transaction external data bus that is connected directly to the external communications controllers. The microprocessor also has an internal debug processor that allows access to internal scan chains for debugging purposes or can be used as a serial connection to the microprocessor for emulator support.
The SIU contains is a parallel system bus configurable to a 64-bit data width. The SIU arbitrates between internal components able to access the bus. It can be disabled, and an external arbiter can be used if necessary. The SIU also contains a memory controller supporting 12 memory banks allocated for system or local buses as well as a Test Access Port (TAP).

The CPM supports high bit rate protocols such as Fast Ethernet. The CPM performs lower layer tasks and DMA control functions on the local bus. A Serial Peripheral Interface (SPI), I²C bus controllers, and Time-Slot Assigners (TSA) are also features of the CPM.

An optional external processor can enabled to allow for a dual processor system. The L2 Cache can only be used with the external processor and is a system interface that contains 17 address bits, 64 data bits, and supports frequencies of up to 150 MHz.

Two Synchronous Dynamic RAM (SDRAM) Small-outline Dual In-line Memory Modules (SODIMMs) are supported by the CCC, allowing the CCC to support memory sizes of 64 Mbytes, 128 Mbytes, 256 Mbytes, and 512 Mbytes. An SDRAM address mux is present between the 60x bus and the SDRAM and is required when the Communications Processor operates in the 60x interface bus mode. The SDRAM uses the I²C interfaces for identification.

The CCC supports two 4 Mbyte Flash (Programmable Read Only Memory (PROM) devices. Code stored in these devices supplies the initial reset vector, execution of power-up diagnostics, the system communicator driver, and the PCMCIA boot routine.

Interrupt logic merges internal and external interrupt states for presentation. Interrupt states are latched and made available through status registers. Features such as masking, clear on read, and polarity are supported, but are dependant on software.
The Message Bus Interface (MBI) provides the redundant communication link between the IOC and SSC modules. The following features are supported by the MBI:

- 64 bit 60X bus interface
- Packet based data transfers on two independent rails
- 400 Mb/s peak transmit rate
- 800 Mb/s peak receive rate
- CRC based error detection
- Flow control on both rails
- Field Programmable Gate Array

Each MIB requires a centralized arbitration resource. The system requires 32 request lines (for high and low priority) and 16 grant lines per message bus. Arbitration is done in a round-robin fashion with high priority requests taking precedence over low priority requests.

The CCC interfaces to the CCC PC Card and to the TC T1 framers through the System Resource Interface (SRI). The primary function of the SRI is to translate 60x bus operations to resource bus operations. The SRI permits the viewing of registers on the PC Card controller as if they were local to the CCC.

Low Level Card Control and Peer Activity Monitor and Counting are the two primary functions of the Health Monitoring logic. Low Level Card Control is responsible for low level system control and status. It includes a Card Reset Register, Slot ID register, Card Present Register, Card Health Register, and a number of I^2^C controllers. Peer Activity Monitor and Counter logic exists only on the CCC and consist of two components: a peer activity counter and peer activity monitor. The peer activity counter returns a 16 bit value and is incremented by a strobe signal generated by the other CCC. The peer activity monitor measures the time between strobes generated by the other CCC. If the provisioned time is exceeded, a processor interrupt is generated. One CCC contains a copy of the peer activity counter and timer and uses a strobe to loop back to the other CCC. This ensures the other CCC is receiving the strobe.

The SN Programmable Read-Only Memory (SNPROM) is a 256 byte device containing the board serial number and build date information and is accessed through the I^2^C interface. I^2^C controllers interface the CCC to a pair of backplane I^2^C busses. Each bus connects to both CCC SN PROMS, the midplane SN PROMS, and the fan tray SN PROMS.
The Field Programmable Gate Array (FPGA) converts System Resource Bus (SRB) transactions to and from local ISA bus transaction.

The One-Wire Interface interfaces Modular Optical System (MOS) modules to the CCC for system control.
# UDS-114

## DCME/W 0x0 20/40/60/80 km East/West Dispersion Compensation Module

### FEATURES AND APPLICATION NOTES

- SMF link compensation at 20 km, 40 km, 60 km, and 80 km
- Two ports; one IN and one OUT
- Installs in standard ANSI rack
- Connects to CCC through One-Wire Interface

<table>
<thead>
<tr>
<th>PART NUMBER/MNEMONIC</th>
<th>NAME</th>
<th>CLEI</th>
<th>ECI/ BAR CODE</th>
<th>CPR</th>
<th>STATUS</th>
</tr>
</thead>
<tbody>
<tr>
<td>3EM12222AA DCM</td>
<td>DCME 020 20 km East Dispersion Compensation Module</td>
<td>WMM9W01JRB</td>
<td>443250</td>
<td>205279</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12223AA DCM</td>
<td>DCMW 020 20 km West Dispersion Compensation Module</td>
<td>WMM9W0ZJRB</td>
<td>443259</td>
<td>205278</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12224AA DCM</td>
<td>DCME 040 40 km East Dispersion Compensation Module</td>
<td>WMM9WZ0JRB</td>
<td>443265</td>
<td>204959</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12225AA DCM</td>
<td>DCMW 040 40 km West Dispersion Compensation Module</td>
<td>WMM9W10JRB</td>
<td>443260</td>
<td>204960</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12226AA DCM</td>
<td>DCME 060 60 km East Dispersion Compensation Module</td>
<td>WMM9W0XJRB</td>
<td>443257</td>
<td>205276</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12227AA DCM</td>
<td>DCMW 060 60 km West Dispersion Compensation Module</td>
<td>WMM9W0YJRB</td>
<td>443258</td>
<td>205277</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12228AA DCM</td>
<td>DCME 080 80 km East Dispersion Compensation Module</td>
<td>WMM9W20JRB</td>
<td>443261</td>
<td>204961</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12229AA DCM</td>
<td>DCMW 080 80 km West Dispersion Compensation Module</td>
<td>WMM9W30JRB</td>
<td>443262</td>
<td>204962</td>
<td>Active</td>
</tr>
</tbody>
</table>
DESCRIPTION

Dispersion Compensation Modules (DCMs) compensate for chromatic dispersion. See figure 114-1. Table 114-A lists the SMF length compensation and the average dispersion compensation provided by the DCM modules.

**Figure 114-1. DCM Light Path**

![DCM Light Path Diagram]

**Table 114-A. DCM Module Variants**

<table>
<thead>
<tr>
<th>MODULE</th>
<th>SMF LENGTH COMPENSATION</th>
<th>AVERAGE DISPERSION COMPENSATION @ 1545nm</th>
</tr>
</thead>
<tbody>
<tr>
<td>DCM-20-EAST, WEST</td>
<td>20 Km</td>
<td>-328.4 psec/nm</td>
</tr>
<tr>
<td>DCM-40-EAST, WEST</td>
<td>40 Km</td>
<td>-656.8 psec/nm</td>
</tr>
<tr>
<td>DCM-60-EAST, WEST</td>
<td>60 Km</td>
<td>-985.2 psec/nm</td>
</tr>
<tr>
<td>DCM-80-EAST, WEST</td>
<td>80 Km</td>
<td>-313.6 psec/nm</td>
</tr>
</tbody>
</table>

Only two of the 12 front-panel adaptor ports are used by the DCM. These two adapters reside on the opposite side of the cable routing side. East DCMs occupy the left two ports and West DCMs occupy the right two ports. The DCM has two face plates, one of which is replaced with a black panel and ports on the second face plate are replaced with caps. See figure 114-2. A dispersion compensation fiber sub-module is mounted onto a mounting plate inside the DCM. See figure 114-3.
Figure 114-2. DCM Module

DCM EAST

- X ps/nm

BLANK

DCM WEST

- X ps/nm

BLANK

Figure 114-3. DCM Hardware Design
**UDS-115**
**DWDM/W 10x E/F-Band E/W-Dense Wavelength Division Multiplexer**

**PART NUMBER/MNEMONIC** | **NAME** | **CLEI** | **ECI/BAR CODE** | **CPR** | **STATUS**
---|---|---|---|---|---
3EM12230AA DWDM | DWDME 101 E-Band E-Dense Wavelength Division Multiplexer | WMM9WX0JRB | 443263 | 204957 | Active
3EM12231AA DWDM | DWDMW 101 E-Band W-Dense Wavelength Division Multiplexer | WMM9WY0JRB | 443264 | 204958 | Active
3EM12232AA DWDM | DWDME 102 F-Band E-Dense Wavelength Division Multiplexer | WMM9W0WJRB | 443256 | 205275 | Active
3EM12233AA DWDM | DWDMW 102 F-Band W-Dense Wavelength Division Multiplexer | WMM9W0VJRB | 443255 | 205274 | Active

**FEATURES AND APPLICATION NOTES**

- Installs into standard ANSI rack
- Multiplexes/Demultiplexes optical channels in the E and F bands

**DESCRIPTION**

DWDM modules multiplex and demultiplex channels on tributary paths. When a band of channels is dropped by the Add/Drop Multiplexer (ADM) module, the channel enters the DWDM module on a single band of light. The DWDM module demultiplexes, or divides, the channel into separate, aggregate channels. When adding a group of channels to the ADM, the individual channels enter the DWDM module and are multiplexed, or combined, into one optical channel for transport.

Only 10 of the 12 front panel, DWDM ports are used for DWDM channels. For East DWDM modules, the left five ports are for demultiplexing and the right five ports are for multiplexing. For West DWDM modules, the left five ports are for multiplexing and the right five ports are for demultiplexing.
INDICATORS AND CONNECTORS

Figure 115-1 describes the DWDM front panel indicators and connectors.

Figure 115-1. DWDM Front Panel

FUNCTIONAL OPERATION

Currently, only bands E and F are considered standard configurations with short lead times. Channels 35 through 38 are available in the E band, and channels 30 through 33 are available in the F band. Both channel bands function in the East and West direction. See figure 115-2.
The DWDM module contains a sub-module that is mounted on different sides of the universal tray depending on whether the module is being used as an East or West module. If being used as an East module, the sub-module is mounted on the right side of the tray. The sub-module is mounted on the left side of the tray if being used as a West module. In order to function properly, fiber must be routed to the appropriately angled ports. See figure 115-3.
Figure 115-3. DWDM Hardware Design
UDS-116
EDFA 10x Erbium Doped Fiber Amplifier

FEATURES AND APPLICATION NOTES

- 23 dB signal gain
- Half-high (7.25”D x 8.49”H) 2-slots wide
- Slots 1&2, 3&4, 5&6, 12&13, 14&15, 16&17, A or B
- Number of channels 1 to 40
- SC shuttered connectors
- Maximum power input: 10 dBm
- Minimum EDFA power input:
  - Line amplifier: -28 dBm
  - pre-amplifier: -35 dBm
- Saturated power output: 13 dBm
DESCRIPTION

The EDFA (Erbium-Doped Fiber Amplifier) module is an optical amplifier that can amplify as many as 40 ITU C-Band channels simultaneously. It is available as either a line amplifier or a pre-amplifier for the following general applications:

- The line amplifier— to amplify a signal after a transmitter and before the network fiber, or to amplify a signal at mid span.
- The pre-amplifier— to amplify a signal before a receiver.

The EDFA is a half-height, double-wide module that requires two adjacent half-height IOC slots. Figure 116-1 shows the module slot pairs recommended for EDFA installation. These slot pairs provide the most efficient use of the module slots in the node.

The length and type of fiber, age of fiber, number of fiber splices, and other factors affect fiber loss. Always submit the optical span characteristics to Alcatel for analysis before determining whether or not an EDFA is needed and what amplifier type to use.

The On/Off key switch overrides software to ensure the module pump laser is turned off before any servicing occurs. With the switch turned off, nothing can activate the laser on the module. For safety, the user cannot remove the key unless the switch is in the off position. The line amplifier shuts down and generates an LOS (Loss Of Signal) alarm when the input signal falls below -28 dBm. The pre-amplifier does not.

The monitor port allows the measurement of the amplifier's output signal-to-noise ratio, using an optical spectrum analyzer.

INDICATORS AND CONNECTORS

Figure 116-1 describes the EDFA front panel indicators and connectors.
FUNCTIONAL OPERATION

Upon power up, the EDFA initializes, checks, and reports the amplifier alarm status before receiving a software command to begin operation. In Line Amplifier operation, if the input signal is less than -28 dBm, the amplifier shuts down and asserts a LOS alarm to the network manager. In the Pre-amplifier operation, if the input power level drops below the -28 dBm point, the amplifier remains turned on and a LOS alarm is not asserted.

The EDFA also monitors the presence of SSC primary bits. When the SSC primary bits are absent for more than 499 ms, the EDFA laser will shut down. The laser also shuts down after the assertion of over temperature alarms. LOS or Pump Bias alarms (indicating module end-of-life) are generated to network management applications.

Figure 116-2 illustrates the function of the EDFA.
Figure 116-2. EDFA Block Diagram

Port 1 - IN

Optical Amplifier

Power Control

Command/Status Register

I2C Interface

Internal Midplane Interface

Port 2 - OUT
UDS-117
IFC1 101 12-Port DS3 Interface Card

FEATURES AND APPLICATION NOTES

- 12 DS3 transports
- Half-height (7.25”D x 8.49”H), Slots 1–5, 13–17 A and B
- Accepts DS3 signals
- Automatic Protection Switching

DESCRIPTION

The DS3-12P provides 12 digital-service (DS) level 3 interfaces. The 1677 SONET Link supports up to sixteen 12-port DS3 modules in either unprotected or APS 1 x n protected states. Sixteen modules provide up to 192 DS3 interface port connections.

In unprotected configurations, DS3-12Ps are installed into slots 2-5B, 13B-16B, 2A-5A, and 13A-16A. If a module fails in unprotected operation mode, the traffic on the module will be interrupted.
Protected Operation Mode (1 x n)

In protected configurations, a DS3-12P is installed into slots 1A, 1B, 17A, or 17B. The DS3-12P protects the DS3-12Ps installed in the adjacent four slots. One protection module protects any one of the four working modules. If a working DS3-12P fails, the protection DS3-12P working traffic is switched to the protection DS3-12P until the failed DS3-12P is replaced. Once the failed module is replaced the protection DS3-12P returns to the standby state after the Wait-To-Restore (WTR) timer expires.
Working and protection DS3-12P are identical in nature. Working and protection functions are performed only when the module is installed into the associated working and protection slots.

**INDICATORS AND CONNECTORS**

Figure 117-3 describes the DS3-12P front panel indicators and connectors.
FUNCTIONAL OPERATION

Figure 117-4 illustrates the function of the DS3-12P and is followed by a brief description of the DS3-12P functional blocks.
Figure 117-4. DS3-12P Block Diagram
The DS3-12P transmits and receives DS3 signals to/from the SSC switch matrix. The DS3-12P uses the following components:

- Telecom Bus Serializer
- DS3 Line Interface Unit
- Slave Bus Interface
- DS3 Control Field Programmable Gate Array
- Control Clock Distribution
- Reset Control
- System Clock and Frame Pulse Generation
- I²C PROM
- Protection Drivers

The DS3-12P has three groups of four serial links connected to the backplane. One link connects to the working SSC, the second link connects to the protection SSC, and the third serial link connects to the adjacent IOC and is called the Auxiliary link. These buses connect directly to the Telecom Bus Serializer (TBS).

The TBS encodes Telecom Bus data in the receive direction from the Framer to the SCC through a 777.6 Mb/s Telecom Bus. In the transmit direction, the TBS decodes Telecom bus data from the SSC to an outgoing parallel Telecom Bus linking to the Framer. The TBS provides redundant working and protection streams for protection switching. The TBS also uses an auxiliary port loopback so that ports from both directions can be routed to local monitor ports.

The DS3 Line Interface Unit (LIU) is a triple layer unit with a physical layer interface between a Framer and the coaxial cable used for data transmission. LIU transceivers take a Non-Return to Zero (NRZ) input signal and encodes it into appropriate waveforms for transmission over coaxial cable. The receiver side takes the analog signal from the coaxial cable, equalizes, slices, and resynchronizes it before decoding it to the NRZ output.

The Slave Bus Interface (SBI) connects the DS3-12P modules to the associated switch modules (SSCs). The SBI is split into two busses; a read bus and a write bus. All IOCs receive data on the write bus, while all SSCs receive data on the read bus.
The DS3 Control Field Programmable Gate Array (FPGA) configures and monitors the LIU for Power-down mode, Loop-back mode, Transmit Line Build-out, Transmit Output Enables/per channel, and sets the gain for the internal equalizer. The DS3 Control FPGA also monitors transmit and receive Loss Of Signal (LOS).

Two reset monitors are supported by the DS3-12P, one monitors power and the other monitors a 25 MHz clock. When the power monitoring device detects a power level not in the required 3.3 V range, a reset is administered. During power up, the reset is kept active for approximately 350 ms for the power supply to stabilize before being released.

The DC3-12P receives a system clock from the TC and is fed into two subsystems: System Clock Generator and Frame Pulse Generator with an 8 KHz loop clock reference. The System Clock Generator multiplies the 8KHz clock into a 77.76 MHz IOC system clock. The Frame Pulse Generator creates an 8 KHz frame pulse to align SONET payloads that pass from the IOC to the SSC.

The I²C Serial Electrically Erasable Programmable Read-Only Memory (EEPROM) accesses the SSC and contains data such as board type, serial number, and manufacturing date. Such devices supply nonvolatile storage and allow the user to increase the amount of storage.
FEATURES AND APPLICATION NOTES

- Provides 12 DS3/EC1 ports
- Accepts DS3 and EC1(electrical STS-1) signals
- Supports automatic protection switching

DESCRIPTION

The IFC1 201 12-Port DS3/EC1 Interface Card (ECC-12P) provides 12 DS3 or EC1 interfaces. The 1677 SONET Link supports up to sixteen ECC-12Ps in either unprotected or APS $1 \times n$ protected states. Sixteen ECC-12Ps provide up to 192 DS3 or EC1 interface port connections.

The ECC-12P is a half-height module that is 7.25 inches deep and 8.49 inches high.

Unprotected Operation Mode

In unprotected configurations, ECC-12Ps are installed into slots 2A-5A, 13A-16A, 2B-5B, and 13B-16B. See figure 118-1 for the unprotected ECC-12P configuration. If a module fails in unprotected operation mode, the traffic on the module will be interrupted.
For protected configurations, a protection ECC-12P is installed into slots 1A, 1B, 17A, or 17B. See figure 118-2 for the unprotected ECC-12P configuration. Each protection ECC-12P protects up to four ECC-12Ps installed in the adjacent slots. One protection ECC-12P protects any one of the four working ECC-12Ps. If a working ECC-12P fails, the working traffic is switched to the protection ECC-12P until the failed ECC-12P is replaced. Once the failed ECC-12P is replaced, the protection ECC-12P returns to the standby state after the Wait-To-Restore (WTR) timer expires.
Working and protection ECC-12Ps are identical in nature. Working and protection functions are performed only when the module is installed into the associated working and protection slots.

**INDICATORS**

See figure 118-3 for ECC-12P front panel indicators.
Figure 118-3. ECC-12P Front Panel

Protection slots (dark gray)

Working slots (light gray)

Card-cage slot location for protected operation

Card-cage slot location for unprotected operation

<table>
<thead>
<tr>
<th>Status</th>
<th>LED Color</th>
</tr>
</thead>
<tbody>
<tr>
<td>All ports are inactive</td>
<td>Off</td>
</tr>
<tr>
<td>Any port is active</td>
<td>Green</td>
</tr>
<tr>
<td>Input signal problem</td>
<td>Amber</td>
</tr>
<tr>
<td>Module failure</td>
<td>Red</td>
</tr>
</tbody>
</table>

677-0252-1
102204
FUNCTIONAL OPERATION

The ECC-12P transmits and receives DS3 and/or EC1 signals to/from the SSC switch matrix. See figure 118-4. The ECC-12P uses the following components:

- Transformers
- Framer/mapper
- Telecom Bus Serializer (TBS)
- Slave Bus Interface (SBI)
- DS3 control Field Programmable Gate Array (FPGA)
- Protection drivers
- Reset control
- 50 MHz system clock
- System clock and frame pulse generators
- I²C serial Electrically Erasable Programmable Read-Only Memory (EEPROM)
Transformers

The ECC-12P contains 12 receive and 12 transmit transformers that serve as the DS3/EC1 interface to the DS3/EC1 connector panel.

Framer/Mapper

The framer/mapper is a complete DS3/EC1 line termination system for the physical layer. It includes 12 independent DS3/EC1 electrical Line Interface Units (LIUs) with built-in jitter attenuators, 12 DS3/EC1 framers, and 12 STS-1 framers. The line side interfaces of the framer/mapper support electrical DS3/EC1. The system side interface is a parallel $8 \times 77.6$ MHz telecom bus that encodes and decodes the parallel data stream it receives from the TBS.

Telecom Bus Serializer (TBS)

The ECC-12P has three groups of four serial links connected to the backplane. One link connects to the working SSC, the second link connects to the protection SSC, and the third serial link connects to the adjacent IOC and is called the auxiliary link. These buses connect directly to the TBS.
The TBS encodes telecom bus data in the receive direction from the framer/mapper to the SCC through a 777.6 Mb/s telecom bus. In the transmit direction, the TBS decodes telecom bus data from the SSC to an outgoing parallel telecom bus linking to the framer/mapper. The TBS provides redundant working and protection streams for protection switching. The TBS also uses an auxiliary port loopback so that ports from both directions can be routed to local monitor ports.

**Slave Bus Interface (SBI)**

The SBI connects the ECC-12P modules to the associated SSCs. The SBI is split into two busses; a read bus and a write bus. All IOCs receive data on the write bus, while all SSCs receive data on the read bus.

**DS3 Control Field Programmable Gate Array (FPGA)**

The DS3 control FPGA configures and monitors the LIU for power-down mode, loopback mode, transmit line build-out, transmit output enables per channel, and sets the gain for the internal equalizer. The DS3 control FPGA also monitors transmit and receive Loss Of Signal (LOS).

**Protection Drivers**

Protection drivers are used to control which ECC-12P signals are selected for protection.

**Reset Control**

Two reset monitors are supported by the ECC-12P, one monitors power and the other monitors a 25 MHz clock. When the power monitoring device detects a power level not in the required 3.3 V range, a reset is administered. During power up, the reset is kept active for approximately 350 ms for the power supply to stabilize before being released.

**50 MHz System Clock**

The ECC-12P receives a 50 MHz system clock from the two Common Control Cards (CCCs). A local clock monitor can flag an alarm condition, causing a switchover to the redundant 50 MHz clock.
System Clock and Frame Pulse Generation

The ECC-12P receives 8 kHz network timing from the TC routes it into two subsystems: System clock generator and frame pulse generator. The system clock generator multiplies the 8 kHz clock into a 77.76 MHz IOC clock for use by the framer/mapper, the TBS, and the DS3 FPGA. The frame pulse generator uses the 8 kHz clock to create an 8 kHz frame pulse to align SONET payloads that pass from the IOC to the SSC.

I²C Serial Electrically Erasable Programmable Read-Only Memory (EEPROM)

The I²C serial EEPROM accesses the SSC and contains board type, serial number, and manufacture date data. The I²C serial EEPROM supplies 256 bytes of nonvolatile storage and allows the user to increase the amount of storage.
UDS-119
IFC2/4 10x 2-Port Gigabit Ethernet

FEATURES AND APPLICATION NOTES

- Two ports
- Half-height (7.25”D x 8.49”H), Slots 1-6 and 12-17, A or B
- 1000BASE-SX, LX Field Replaceable Optics
- Generic Framing Protocol Encapsulation
- Virtual Concatenation of up to 24 STS-1s
- 50 MHz Clock Distribution

DESCRIPTION

The Gigabit Ethernet (GIGE) module supports two IEEE 802.3-compliant ports operating in serial mode. The GIGE is a half-height Input/Output Card (IOC) that can be installed into any IOC slot connecting to a 777 MHz backplane. It supports 1000BASE-SX, LX Field Replaceable Optics and Generic Framing Protocol (GFP) for mapping Ethernet frames into SONET payload.

INDICATORS AND CONNECTORS

Figure 119-1 describes the GIGE front panel indicators and connectors.
FUNCTIONAL OPERATION

Figure 119-2 illustrates the function of the GIGE and is followed by a brief description of the GIGE functional blocks.
Figure 119-2. 2.5 GIGE Block Diagram
The GIGE uses the following components to convert Ethernet signals into SONET payload frames.

- Processor
- Slave Bus Interface
- System clocks and Frame Pulse Generation
- 50 MHz Clock Distribution
- Reset Control
- I²C Bus
- DC-DC Conversion

The main function of the processor is to map Ethernet frames into a SONET payload structures. The processor is configured, controlled and monitored by the Slave Bus. It integrates two Clock Synthesis Units (SIU) to allow the support of Gigabit Ethernet (GE) and SONET frames. The GE synthesizes a 1250 MHz clock while the SONET SIU synthesizes a 777.6 MHz and a 2.488 GHz clock for use in SONET transmit and data path interfaces.

The processor supports one working and one protect 4x777.6 MHz serial Telecom Bus, a 4x622.08 Mb/s SONET Signal Interface (SSI), or a 2.488 Gb/s SSI. The data pair (Working and Protect) is transferred over a 4x777.6 MHz stream with each 777.6 MHz carrying an STS-12 signal. The aggregate 2.4 Gb/s data rate is transferred across the four pairs. The data pair must be set to the same 4x777.6 MHz serial Telecom bus, 4x622.08 Mb/s SSI or 2.5 Gb/s SSI mode.

GE frames in each channel are encapsulated using GFP and mapped to SONET payload structures for transport. On the transmit side, the GFP encapsulation is removed to retrieve GE frames. GFP is accomplished in the same bandwidth as the native GE rate.

VC is performed by the processor for two GE channels. VC multiplexes data up to a 2.4 Gb/s aggregate rate into STS-1 channels. Time Slot Interchange (TSI) hardware downstream allows for arbitrary assignment of these STS-1 channels.

The Slave Bus Interface (SBI) supports two Field Programmable Gate Arrays (FPGA) and provides high-speed communications between the IOCs and the associated SSC. The SBI is divided into a Read SBI and a Write SBI where the IOCs receive on the Write SBI and the SSCs receive on the Read SBI.
The system clock from the TC is fed into two subsystems on the GIGE: System Clock Generator and the Frame Pulse Generator for SONET frames. The System Clock Generator provides a 155.52 MHz IOC system clock as well as a 777.76 MHz clock, both used by the Arrow device. The working SSC STS controller uses the slave bus to select a TC system clock reference for the GIGE. In the Frame Pulse Generator subsystem, an 8 KHz frame pulse is used to align all SONET payloads passing from the GIGE to the SSC.

The CCCs source the system clocks, which are all point-to-point PECL pairs distributed at 50 MHz. The GIGE receives two copies of the 50 MHz clock from each CCC.

Two reset monitors are supported by the GIGE, one monitors power and the other monitors a 25 MHz clock. When the power monitoring device detects a power level not in the required 3.3 V range, a reset is administered. During power up, the reset is kept active for approximately 350 ms for the power supply to stabilize before being released. When a missing clock event is detected, a clock alarm is generated to the CCC through the SBI, forcing the use of the other clock.

The I²C Serial Electronically Erasable Programmable Read-Only Memory (EEPROM) contains data such as board type, serial number, and manufacturing date. Such devices supply nonvolatile storage and allow the user to increase the amount of storage. The I²C bus is also used to read information from SFP Lasers on the GIGE.

DC power is converted onboard from the -48 V backplane supply. Most of the power is consumed at 1.8 and 3.3 V. In order to avoid over powering, the following power sequence is observed: 3.3 V power supply is powered up first, followed by the 1.8 V supply, then the 1.5 V supply.
UDS-120
LCx 10x 12-Port OC-3 Line Card

FEATURES AND APPLICATION NOTES

- 12 SONET OC-3 ports
- Half-height (7.25”D x 8.49”H)
- Slots 1–6, 12–17, A and B
- LC-style connectors
- Data Communications Channel (DCC) selection
- UPSR and APS protection
- Line timing source for TC
- SONET performance monitoring

DESCRIPTION

The SONET OC-3 line card provides twelve optical-carrier (OC) level 3, 1310 nm interfaces. The module has a Single Mode (SM), Intermediate Reach (IR) laser transmitter.

INDICATORS AND CONNECTORS

Figure 120-1 describes the OC3-12P front panel indicators and connectors.
FUNCTIONAL OPERATION

Figure 120-2 illustrates the function of the OC3-12P and is followed by a brief description of the functional blocks.
Figure 120-2. OC3-12P Block Diagram
The OC-3 IOC transmits STS-1 signals to the SSC through the following module components: (See figure 120-1.)

- OC3 Telecom Bus Serializer
- OC3 Framer/Processor
- Slave Bus Interface
- DCC Interface
- Control Clock Distribution
- Reset Control
- \textsuperscript{I^2}C PROM

The OC3-12P has three groups of four serial link connections to the system backplane. One link connects to the working SSC, another link connects to the protection SSC, and a third serial link connects to the adjacent IOC and is called the Auxiliary link. These buses connect directly to the Telecom Bus Serializer (TBS).

The TBS encodes Telecom Bus data in the receive direction from the Framer to the SCC through a 777.6 Mb/s backplane Telecom Bus. In the transmit direction, the TBS decodes Telecom bus data from the SSC to an outgoing parallel Telecom Bus linking to the Framer. The TBS provides the capacity to carry an STS-3 stream as well as redundant working and protection streams for protection switching. The TBS also uses the auxiliary link to connect to the adjacent IOC for through and ring applications.

The framer receives SONET STS-3s from the optical devices on the OC3-12P and terminates the transport and path overhead. Transport overhead, such as DCC, is extracted and the Synchronous Payload Envelope (SPE) is put on the DROP Telecom Bus for transport to the TBS. The framer receives data on the ADD Telecom Bus and prepares it for transmission to the optical devices at the 155.52 MHz rate.

The Slave Bus Interface (SBI) connects the Input/Output Cards (IOCs) to the associated switch modules (SSCs). The SBI is split into two busses; a read bus and a write bus. All IOCs receive data on the write bus while all SSCs receive data on the read bus.

DCC overhead is routed to and from the Framer to a DCC Field Programmable Gate Array (FPGA) on the OC3-12P. The DCC enables processors to communicate between multiple shelves.
The OC3-12P receives two copies of a 50 MHz clock, one from each CCC. The clocks are point-to-point PECL pairs.

Two reset monitors are supported by the OC3-12P; one monitors power and the other monitors a 25 MHz clock. When the power monitoring device detects a power level not in the required 3.3 V range, a reset is administered. During power up, the reset is kept active for approximately 350 ms for the power supply to stabilize before being released.

The OC3-12P receives a system clock from the Timing Card (TC) and is fed into two subsystems: System Clock Generator and Frame Pulse Generator with an 8 KHz loop clock reference. The System Clock Generator multiplies the 8KHz clock into a 77.76 MHz IOC system clock. The Frame Pulse Generator creates an 8 KHz frame pulse to align SONET payloads that pass from the IOC to the SSC.

The I²C Serial Electronically Erasable Programmable Read Only Memory (EEPROM) interfaces to the SSC and contains data such as board type, serial number, and manufacturing date. Such devices supply nonvolatile storage and allow the user to increase the amount of storage.
UDS-121
LCx 10x 4-Port OC-12 Line Card

<table>
<thead>
<tr>
<th>PART NUMBER/MNEMONIC</th>
<th>NAME</th>
<th>CLEI</th>
<th>ECI/BAR CODE</th>
<th>CPR</th>
<th>STATUS</th>
</tr>
</thead>
<tbody>
<tr>
<td>3EM12241AA OC12-4P</td>
<td>LC5 101 4-Port IR OC-12</td>
<td>WMOTAXSEAA</td>
<td>126570</td>
<td>L73591</td>
<td>Active</td>
</tr>
<tr>
<td></td>
<td>Line Card</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3EM12241AB OC12-4P</td>
<td>LC5 102 4-Port IR OC-12</td>
<td>WMOTBBEEAA</td>
<td>130526</td>
<td>W70847</td>
<td>Active</td>
</tr>
</tbody>
</table>

FEATURES AND APPLICATION NOTES

- 4 SONET OC-12 ports
- Half-height (7.25”D x 8.49”H)
- Slots 1–6, 12–17, A and B
- SC-style connectors
- DCC selection
- Line timing source for TC
- SONET performance monitoring
- UPSR and APS protection

DESCRIPTION

The OC12-4P provides four optical-carrier (OC) level 12, 1310 nm interfaces. It is available with a Single Mode (SM), Intermediate Reach (IR) laser transmitter.

INDICATORS AND CONNECTORS

Figure 121-1 describes the OC12-4P front panel indicators and connectors.
**FUNCTIONAL OPERATION**

Figure 121-2 illustrates the function of the OC12-4P and is followed by a brief description of the OC12-4P functional blocks.
Figure 121-2. OC12-4P Block Diagram
The OC12-4P transmits 12 STS-1 signals to the SSC through the following module components:

- OC-12 Telecom Bus Serializer
- OC-12 Framer/Processor
- OC-12 Serializer/Deserializer
- Slave Bus Interface
- Data Communications Channel Interface
- Control Clock Distribution
- Reset Control
- System Clock and Frame Pulse Generation
- I²C PROM

The OC12-4P has three groups of four serial links connection to the backplane. One link connects to the working SSC, the second link connects to the protection SSC, and the third serial link, called the Auxiliary link, connects to the adjacent IOC. These links connect directly to the Telecom Bus Serializer (TBS).

The TBS encodes Telecom Bus data in the receive direction from the Framer to the SCC through a 777.6 Mb/s backplane Telecom Bus. In the transmit direction, the TBS decodes Telecom bus data from the SSC to an outgoing parallel Telecom Bus linking to the Framer. The TBS provides the capacity to carry an STS-12 stream and redundant working and protection streams for protection switching. The TBS uses the auxiliary link to connect to the adjacent IOC for through and ring applications.

The framer receives SONET STS-12s from the SERializer/DESerializor (SERDES) device on the OC3-12P and terminates the transport and path overhead. Transport over head, such as DCC, is extracted and the Synchronous Payload Envelope (SPE) is put on the DROP Telecom Bus for transport to the TBS. The framer receives data on the ADD Telecom Bus and prepares it for transmission at the 155.52 MHz rate to the SERDES device.

The SERDES function is performed using SERDES device with clock recovery. In the deserialization stage, the integrated Phase Locked Loop (PLL) recovers the clock signal from the STS-12 622.08 Mb/s serial data and converts it to an 8 bit, 77.76 MHz bus that is transported to the Framer. In the serialization stage, the function is done in reverse.
The Slave Bus Interface (SBI) connects the IOCs to the associated switch modules (SSCs).

DCC overhead is routed to and from the Framer to a Data Communications Channel (DCC) Field Programmable Gate Array (FPGA) on the OC12-4P. The DCC enables processors to communicate between multiple shelves.

The OC12-4P receives two copies of a 50 MHz clock, one from each CCC. The clocks are point-to-point PECL pairs.

Two reset monitors are supported by the OC12-4P, one monitors power and the other monitors a 25 MHz clock. When the power monitoring device detects a power level not in the required 3.3 V range, a reset is administered. During power up, the reset is kept active for approximately 350 ms for the power supply to stabilize before being released.

The OC12-4P receives a system clock from the TC and feeds it into two subsystems: System Clock Generator and Frame Pulse Generator with an 8 KHz loop clock reference. The System Clock Generator multiplies the 8 KHz clock into a 77.76 MHz Input/Output Card (IOC) system clock. The Frame Pulse Generator creates an 8 KHz frame pulse to align SONET payloads that pass from the IOC to the SSC.

The I²C Serial Electronically Erasable Programmable Read-Only Memory (EEPROM) accesses the SSC and contains data such as board type, serial number, and manufacturing date. Such devices supply nonvolatile storage and allow the user to increase the amount of storage.
## UDS-122

**LCxxx xxx 1-Port OC-48 Line Card**

<table>
<thead>
<tr>
<th>PART NUMBER/ MNEMONIC</th>
<th>NAME</th>
<th>CLEI</th>
<th>ECI/BAR CODE</th>
<th>CPR</th>
<th>STATUS</th>
</tr>
</thead>
<tbody>
<tr>
<td>3EM12250AA OC48-1P</td>
<td>LC10D 030 1-Port XLR OC-48 Line Card, DC-SM-SC, 1553.33 nm</td>
<td>WMOTAXXEAA</td>
<td>126578</td>
<td>L73533</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12250AB OC48-1P</td>
<td>LC10D 130 1-Port XLR OC-48 Line Card, DC-SM-SC, 1553.33 nm</td>
<td>WMOTBBKEAA</td>
<td>130531</td>
<td>W70865</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12251AA OC48-1P</td>
<td>LC10D 031 1-Port XLR OC-48 Line Card, DC-SM-SC, 1552.52 nm</td>
<td>WMOTAXYEAA</td>
<td>126579</td>
<td>L73533</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12251AB OC48-1P</td>
<td>LC10D 131 1-Port XLR OC-48 Line Card, DC-SM-SC, 1552.52 nm</td>
<td>WMOTBBLEAA</td>
<td>130567</td>
<td>W70865</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12252AA OC48-1P</td>
<td>LC10D 032 1-Port XLR OC-48 Line Card, DC-SM-SC, 1551.72 nm</td>
<td>WMOTAXZEAA</td>
<td>126580</td>
<td>L73533</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12252AB OC48-1P</td>
<td>LC10D 132 1-Port XLR OC-48 Line Card, DC-SM-SC, 1551.72 nm</td>
<td>WMOTBBMEAA</td>
<td>130572</td>
<td>W70865</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12253AA OC48-1P</td>
<td>LC10D 033 1-Port XLR OC-48 Line Card, DC-SM-SC, 1550.92 nm</td>
<td>WMOTAU4EAA</td>
<td>126489</td>
<td>L73533</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12253AB OC48-1P</td>
<td>LC10D 133 1-Port XLR OC-48 Line Card, DC-SM-SC, 1550.92 nm</td>
<td>WMOTBBNEAA</td>
<td>130575</td>
<td>W70865</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12254AA OC48-1P</td>
<td>LC10D 035 1-Port XLR OC-48 Line Card, DC-SM-SC, 1549.31 nm</td>
<td>WMOTAX0EAA</td>
<td>126581</td>
<td>L73354</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12254AB OC48-1P</td>
<td>LC10D 135 1-Port XLR OC-48 Line Card, DC-SM-SC, 1549.31 nm</td>
<td>WMOTBBPEAA</td>
<td>130576</td>
<td>W70865</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12255AA OC48-1P</td>
<td>LC10D 036 1-Port XLR OC-48 Line Card, DC-SM-SC, 1548.51 nm</td>
<td>WMOTAX1EAA</td>
<td>126583</td>
<td>L73354</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12255AB OC48-1P</td>
<td>LC10D 136 1-Port XLR OC-48 Line Card, DC-SM-SC, 1548.51 nm</td>
<td>WMOTBBREAA</td>
<td>130577</td>
<td>W70865</td>
<td>Active</td>
</tr>
<tr>
<td>PART NUMBER/ MNEMONIC</td>
<td>NAME</td>
<td>CLEI</td>
<td>ECI/BAR CODE</td>
<td>CPR</td>
<td>STATUS</td>
</tr>
<tr>
<td>-----------------------</td>
<td>------</td>
<td>------</td>
<td>-------------</td>
<td>-----</td>
<td>--------</td>
</tr>
<tr>
<td>3EM12256AA OC48-1P</td>
<td>LC10D 037 1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm</td>
<td>WMOTAX2EAA</td>
<td>126584</td>
<td>L73354</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12256AB OC48-1P</td>
<td>LC10D 137 1-Port XLR OC-48 Line Card, DC-SM-SC, 1547.72 nm</td>
<td>WMOTBBSEAA</td>
<td>130590</td>
<td>W70865</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12257AA OC48-1P</td>
<td>LC10D 038 1-Port XLR OC-48 Line Card, DC-SM-SC, 1546.92 nm</td>
<td>WM31808KAA</td>
<td>128328</td>
<td>L73354</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12257AB OC48-1P</td>
<td>LC10D 138 1-Port XLR OC-48 Line Card, DC-SM-SC, 1546.92 nm</td>
<td>WMOTBBTEAA</td>
<td>130531</td>
<td>W70891</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12301AA OC48-1P</td>
<td>LC7D 101 1-Port SR OC-48 Line Card, DC-SM-SC</td>
<td>WMOTAXUEAA</td>
<td>126573</td>
<td>L73531</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12301AB OC48-1P</td>
<td>LC7D 102 1-Port SR OC-48 Line Card, DC-SM-SC</td>
<td>WMOTBBGEAA</td>
<td>130528</td>
<td>W70862</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12302AA OC48-1P</td>
<td>LC7ID 101 1-Port IR OC-48 Line Card, DC-SM-SC</td>
<td>WMOTAXVEAA</td>
<td>126574</td>
<td>L73532</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12302AB OC48-1P</td>
<td>LC7ID 102 1-Port IR OC-48 Line Card, DC-SM-SC</td>
<td>WMOTBBHEAA</td>
<td>130529</td>
<td>W70863</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12312AA OC48-1P</td>
<td>LC8D 101 1-Port LR OC-48 Line Card, DC-SM-SC</td>
<td>WMOTAXWEAA</td>
<td>126575</td>
<td>H73771</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12312AB OC48-1P</td>
<td>LC8D 102 1-Port LR OC-48 Line Card, DC-SM-SC</td>
<td>WMOTBBJEAA</td>
<td>130530</td>
<td>W70864</td>
<td>Active</td>
</tr>
</tbody>
</table>
FEATURES AND APPLICATION NOTES

- 1 SONET OC-48 port
- Half-high (7.25”D x 8.49”H)
- Slots 1–6, 12–17, A and B
- SC connectors
- Line timing source for TC
- DCC selection
- UPSR, APS, BLSR, and Drop-and-Continue applications
- SONET performance monitoring
- Optical power monitoring (ITU DWDM channel modules only)

DESCRIPTION

The OC48-1P provides one optical-carrier (OC) level 48 interface. It is available with either a 1310 nm interface or an interface for one of the 32 ITU C-band, DWDM channels on 100 GHz spacing. The 1310 nm interface OC48-1P has either a Short-Reach (SR), Intermediate-Reach (IR), or Long-Reach (LR) laser transmitter. The ITU DWDM channel module has an Extra Long-Reach (XLR) laser transmitter.

INDICATORS AND CONNECTORS

Figure 122-1 describes the OC48-12P front panel indicators and connectors.
FUNCTIONAL OPERATION

Figure 122-2 illustrates the function of the OC48-1P and is followed by a brief description of the OC48-1P functional blocks.
Figure 122-2. OC48-1P Block Diagram

- **VCC**: Power Supply
- **ASYNC_CLK25M**: Asynchronous Clock
- **Reset Circuity**: Reset Logic
- **CLKALARM_L**: Clock Alarm
- **PORESET_L**: Power Reset
- **Clock Generator/Serializer**: Clock Generation
- **Framer**: Main Framer Module
- **FPGA**: Field-Programmable Gate Array
- **DCC**: Data Communication Channel
- **TBS**: Time Base Synthesizer
- **One-Wire Link**: One-Wire Interface
- **Slavebus FPGA**: Slavebus FPGA Module
- **Clock Recovery/Deserializer**: Clock Recovery
- **OC48 Optics**: OC48 Optical Interface
- **50Mhz Clock Gen**: 50Mhz Clock Generator
- **155.52Mhz 16 bit Bus**: 155.52Mhz 16-bit Bus
- **77Mhz Clock Gen**: 77Mhz Clock Generator
- **77 Mhz Parallel Telecom Bus**: 77Mhz Parallel Bus
- **DCC DATA/CLK**: DCC Data/CLK Signal
- **77Mhz Frame Gen**: 77Mhz Frame Generator
- **50Mhz Clock Gen**: 50Mhz Clock Generator
- **NETCLK8K_TCA**: 8KHz Normal Clock for TCA
- **NETCLK8K_TCB**: 8KHz Normal Clock for TCB
- **LOOPTIMING_TCA**: Loop Timing for TCA
- **LOOPTIMING_TCB**: Loop Timing for TCB
- **SSMA_CLOS_SYNC**: SSMA Clock Synchronization
- **SSMB_CLOS_SYNC**: SSMB Clock Synchronization
- **CLK77_PM5315**: 77Mhz Clock for PLL
- **CLK77_PM5310**: 77Mhz Clock for PLL
- **CLK77_IOM_CTL**: 77Mhz Clock for IOM_CTL
- **FRAME_PULSE**: Frame Pulse
- **PORESET_L**: Power Reset
- **RESETP3_L**: Reset 3
- **I2C**: Inter-Integrated Circuit
- **SLVBUS**: Slavebus Interface
- **677-0132-1 042903**: Part Number
The OC48-1P transmits 48 STS-1 signals to the SSC through the following module components:

- OC-48 Telecom Bus Serializer
- OC-48 Framer/Processor
- OC-48 SERDES
- Slave Bus Interface
- Data Communications Channel (DCC) Interface
- K-Byte Express
- Control Clock Distribution
- Reset Control
- System Clock and Frame Pulse Generation
- Optical Power Monitor (ITU DWDM channel modules only)
- I²C PROM
- Add/Drop FPGA

The OC48-1P has three groups of four serial links connection to the backplane. One link connects to the working SSC, the second link connects to the protection SSC, and the third serial link, called the Auxiliary link, connects to the adjacent Input/Output (IOC). These links connect directly to the Telecom Bus Serializer (TBS).

The TBS encodes Telecom Bus data in the receive direction from the Framer to the SCC through 777.6 Mb/s backplane Telecom Bus. In the transmit direction, the TBS decodes Telecom bus data from the SSC to an outgoing parallel Telecom Bus linking to the Framer. The TBS provides the capacity to carry an STS-48 stream and redundant working and protection streams for protection switching. The TBS uses the auxiliary link to connect to the adjacent IOC for through and ring applications.

The framer receives SONET STS-48s from the SERDES device on the OC48-1P and terminates the transport and path overhead. Transport over head, such as DCC, is extracted and the Synchronous Payload Envelope (SPE) is put on the DROP Telecom Bus for transport to the TBS. The framer receives data on the ADD Telecom Bus and prepares it for transmission at the 155.52 MHz rate to the SERDES device.
The SERial/DESerial (SERDES) function is performed using SERDES device with clock recovery. In the deserialization stage, the integrated Phase Locked Loop (PLL) recovers the clock signal from the 2.5 Gb/s serial data and converts it to a 16 bit 155Mb/s parallel bus, which is transported to the Framer. In the serializer stage, the internal clock generator uses the PLL to multiply the 77.76 MHz clock from the Framer to provide the 2.5 Gb/s clock for output retiming. The serializer converts the 155 Mb/s data from the Framer to a 2.5 Gb/s data stream, which is transported to the optic device.

The Slave Bus Interface (SBI) connects the IOCs to the associated switch STS Switch Cards (SSCs).

DCC overhead is routed to and from the Framer to a DCC Field Programmable Gate Array (FPGA) on the OC48-1P. The DCC enables processors to communicate between multiple shelves. The OC48-1P has a single section and line DCC channel for the single OC port. This channel is time Division Multiplexed (TDM) into a single data stream that is initiated on the DCC bus through the backplane to the SSC. Line and section data are provided at the 576 KHz and 192 KHz rates respectively.

In BLSR applications, all optical modules support the K-Byte Express. The K-Byte Express is a connection between pairs of optical modules to pass SONET K-bytes. K-byte signals travel around a BLSR ring to provide fast protection switching decisions.

The OC48-1P receives two copies of a 50 MHz clock, one from each CCC. The clocks are point-to-point PECL pairs.

Two reset monitors are supported by the OC48-1P. One reset monitors power and the other monitors a 25 MHz clock. When the power monitoring device detects a power level not in the required 3.3 V range, a reset is administered. During power up, the reset is kept active for approximately 350 ms for the power supply to stabilize before being released.

The OC48-1P receives a system clock from the TC and feeds it into two subsystems: System Clock Generator and Frame Pulse Generator with an 8 KHz loop clock reference. The System Clock Generator multiplies the 8 KHz clock into a 77.76 MHz IOC system clock. The Frame Pulse Generator creates an 8 KHz frame pulse to align SONET payloads that pass from the IOC to the SSC.

The optical power monitor (ITU DWDM channel modules only) monitors laser bias, laser temperature, and laser power. It uses the Slave bus to communicate with the microprocessor containing an analog to digital converter.
The Add/Drop FPGA delays the IOC auxiliary port transmitter to ensure the TBS is adequately prepared to handle incoming data. The receiver is not affected. The FPGA can be disabled when a reset is initiated.

The I²C Serial Electronically Erasable Programmable Read Only Memory (EEPROM) interfaces to the SSC and contains data such as board type, serial number, and manufacturing date. Such devices supply nonvolatile storage and allow the user to increase the amount of storage.
<table>
<thead>
<tr>
<th>PART NUMBER/ MNEMONIC</th>
<th>NAME</th>
<th>CLEI</th>
<th>ECI/BAR CODE</th>
<th>CPR</th>
<th>STATUS</th>
</tr>
</thead>
<tbody>
<tr>
<td>3EM12266AA OC192-1P</td>
<td>LC12D 030 1-Port LR OC-192 Line Card, DC-SM-SC, 1553.33 nm</td>
<td>WMOTAX3EAA</td>
<td>126585</td>
<td>L73358</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12266AB OC192-1P</td>
<td>LC12D 130 1-Port LR OC-192 Line Card, DC-SM-SC, 1553.33 nm</td>
<td>WMOTBBUEAA</td>
<td>130566</td>
<td>W70875</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12267AA OC192-1P</td>
<td>LC12D 031 1-Port LR OC-192 Line Card, DC-SM-SC, 1552.52 nm</td>
<td>WMOTAX4EAA</td>
<td>126586</td>
<td>L73358</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12267AB OC192-1P</td>
<td>LC12D 131 1-Port LR OC-192 Line Card, DC-SM-SC, 1552.52 nm</td>
<td>WMOTBBVEAA</td>
<td>130565</td>
<td>W70875</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12268AA OC192-1P</td>
<td>LC12D 032 1-Port LR OC-192 Line Card, DC-SM-SC, 1551.72 nm</td>
<td>WMI8702FAA</td>
<td>126635</td>
<td>L73358</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12268AB OC192-1P</td>
<td>LC12D 132 1-Port LR OC-192 Line Card, DC-SM-SC, 1551.72 nm</td>
<td>WMOTBBWEAA</td>
<td>130564</td>
<td>W70875</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12269AA OC192-1P</td>
<td>LC12D 033 1-Port LR OC-192 Line Card, DC-SM-SC, 1550.92 nm</td>
<td>WMI870YFAA</td>
<td>126637</td>
<td>L73358</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12269AB OC192-1P</td>
<td>LC12D 133 1-Port LR OC-192 Line Card, DC-SM-SC, 1550.92 nm</td>
<td>WMOTBBXEAA</td>
<td>130559</td>
<td>W70875</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12270AA OC192-1P</td>
<td>LC12D 035 1-Port LR OC-192 Line Card, DC-SM-SC, 1549.32 nm</td>
<td>WMI8804FAA</td>
<td>126638</td>
<td>H73774</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12270AB OC192-1P</td>
<td>LC12D 135 1-Port LR OC-192 Line Card, DC-SM-SC, 1549.32 nm</td>
<td>WMOTBBYEAA</td>
<td>130557</td>
<td>W70875</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12271AA OC192-1P</td>
<td>LC12D 036 1-Port LR OC-192 Line Card, DC-SM-SC, 1548.51 nm</td>
<td>WMI870NFAA</td>
<td>126639</td>
<td>L73358</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12271AB OC192-1P</td>
<td>LC12D 136 1-Port LR OC-192 Line Card, DC-SM-SC, 1548.51 nm</td>
<td>WMOTBBZEAA</td>
<td>130556</td>
<td>W70875</td>
<td>Active</td>
</tr>
</tbody>
</table>
### FEATURES AND APPLICATION NOTES

- 1 SONET OC-192 port
- Full-height (7.25”D x 18.00”H), Slots 5AB, 6AB, 12AB, 13AB
- Forward Error Correction (FEC)
- SC-style connectors
- Data Communications Channel (DCC) Support
- Line timing source for TC
- ITU DWDM channel interface
- UPSR, APS, BLSR and Drop-and-Continue protection
- SONET performance monitoring

### DESCRIPTION

The OC192-1P line card provides one optical-carrier (OC) level 192 interface. It has an ITU DWDM channel interface and uses a Long-Reach (LR) laser transmitter. The OC192-1P installs into full-height slots 5AB, 6AB, 12AB, and 13AB. To accommodate the maximum number of DS3 line modules (192 ports), OC192-1P installs into slots 6AB and 12AB.
INDICATORS AND CONNECTORS

Figure 123-1 describes the OC192-1P front panel indicators and connectors.

**Figure 123-1. OC192-1P Front Panel**

Card-cage slot location (gray)

Transmit (Tx) connector (SC-style)
Receive (Rx) connector (SC-style)
ITU channel/wavelength label
Reach/fiber-type label

<table>
<thead>
<tr>
<th>STATUS</th>
<th>Off</th>
<th>Green</th>
<th>Amber</th>
<th>Red</th>
<th>Red (Flashing)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Port is inactive</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Port is active</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input signal problem</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Module failure</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Installed in wrong slot</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Figure 123-2 illustrates the function of the OC192-1P and is followed by a brief description of the OC192-1P functional blocks.

**Figure 123-2. OC192-1P Block Diagram**
The OC192-1P transmits/receives 192 STS-1s to/from the SSC switch fabric. It is composed of the following main components:

- One Wire Interface
- Slave Bus Controller
- FEC/Digital Wrapper
- Framer
- TSI Switch
- Timing and Control Interface
- DCC + GCC FPGA
- I2C Serial EEPROM
- Power Conditioning
- Optical Monitoring

The OC192-1P contains a one wire interface that is used as an optical management tool. The one wire interface allows the network management system to determine which modules are connected to the OC-192 fiber links.

The Slave Bus is the interface between the OC192-1P and the STS-1 Switch Card (SSC). The slave bus contains a read bus and a write bus, where the SSCs receive on the read bus and the OC192-1P receives on the write bus.

The Forward Error Correction (FEC)/Digital Wrapper provides the following capabilities:

- Accepts FEC encoded input data, corrects errors, then provides FEC output data to the system
- Outputs noncoded data with or without correcting errors
- Accepts noncoded input data providing encoded FEC output data
- Accepts/outputs encoded data - essentially not using FEC

The Digital Wrapper functions separately than the FEC. Here, overhead bytes for section and path are programmable. Also, the Digital Wrapper supplies error generation features and data used for internal performance monitoring. The FEC/Digital wrapper is controlled by the slave bus.
The Framer translates between STS-192 and STS-12 data rates. The line side of the FEC/Digital Wrapper receives 16 bit data at the 622 Mb/s rate and the backplane has a 16 bit, serial STS-12 interface. The Framer provides data alignment and accommodates for slight variations in data rate between the line and backplane sides. The Framer also terminates section, line and path information along with supporting any valid mix of STS-1 and STS-3c to STS-192c concatenated payloads.

Two different I/O data interfaces exist between the Framer and the Time Slot Interchange (TSI) switches. Two FPGA devices facilitate the translation between the two interfaces. The first FPGA device interfaces to the line side of the Framer. The second FPGA device encodes data from the incoming parallel Telecom Bus (or Time Slot Interchange) to a set of four 777.6 Mb/s serial telecom Bus links. The core of the first FPGA device supports the high-speed interface to the eight full-duplex 622 Mb/s serial data links to and from the Framer. It is programmed to support two Quad Telecom Bus sections for interfacing the TBS.

The TSI switch allows the OC192-1P to route any input time slot to any output time slot within the STS-1 granularity. The switch provides loopback capabilities, AIS insertion, and byte interleaving. Switch data is transferred between the OC192-1P and backplane at the 777 MHz bit rate.

The Timing and Control interface generates an external transmit clock reference to reduce and/or eliminate jitter propagation. The interface reduces jitter on the high frequency 622/666 MHz clock.

The OC192-1P has two I²C serial Electronically Erasable Programmable Read-Only Memory (EEPROM) devices. The first serial EEPROM resides on the transceiver and contains information such as laser type and model number. The second serial EEPROM resides on the mother board and is preprogrammed with information such as module revisions and options.

Optical Monitoring provides module information such as received power, temperature, module bias points as well as capability to control the power and chip bias of the laser.
<table>
<thead>
<tr>
<th>PART NUMBER/ MNEMONIC</th>
<th>NAME</th>
<th>ICS</th>
<th>CLEI</th>
<th>ECI/BAR CODE</th>
<th>CPR</th>
<th>STATUS</th>
</tr>
</thead>
<tbody>
<tr>
<td>3EM12295AA</td>
<td>SSC 101 80 Gb STS Switch Card</td>
<td>01</td>
<td>WMEDK0MDAC</td>
<td>115643</td>
<td>E73528</td>
<td>Inactive</td>
</tr>
<tr>
<td>3EM12295AB</td>
<td>SSC 102 80 Gb STS Switch Card</td>
<td>01</td>
<td>WMEC903AAA</td>
<td>119518</td>
<td>R73289</td>
<td>Inactive</td>
</tr>
<tr>
<td>3EM12295AB</td>
<td>SSC 102 80 Gb STS Switch Card</td>
<td>02</td>
<td>WMEC905AAA</td>
<td>126257</td>
<td>R73289</td>
<td>Inactive</td>
</tr>
<tr>
<td>3EM12295AC</td>
<td>SSC 103 80 Gb STS Switch Card</td>
<td>01</td>
<td>WMUCALTBAA</td>
<td>130060</td>
<td>W70693</td>
<td>Active</td>
</tr>
<tr>
<td>3EM12295AD</td>
<td>SSC 103 80 Gb STS Switch Card</td>
<td>01</td>
<td>WMUCAP7BAA</td>
<td>136940</td>
<td>W73913</td>
<td>Active</td>
</tr>
</tbody>
</table>
FEATURES AND APPLICATION NOTES

- 80 Gb/s nonblocking STS switch
- Redundancy
- 128 DCC channels (however, system software limits system maximum to 66 DCCs—32 line DCCs and 34 section DCCs)
- Audible and visual alarms
- Hitless protection switching
- Full-height, Slots 7 and 8
- 50 MHz clock distribution
- SSC 102 ICS 01 added a node reset to the SSC 101 design.
- SSC 102 ICS 02 added a sync enhancements to the SSC 102 ICS 01 design.
- SSC 103 has the following enhancements over SSC 102 ICS 02:
  - Improved 48 V over/under power performance
  - Improved power efficiency
  - Improved signal integrity
  - Protected/monitored power to backplane
  - Power monitoring and clock activity detector
  - Enhanced lever (most recent manufacturing revision)
- SSC 103 PN 3EM12295AC has 128MB of SWC RAM.
- SSC 103 PN 3EM12295AD has 256MB of SWC RAM.

DESCRIPTION

The SSC is a full-height common module that is installed into slots 7 and 8 of the 1677 SONET Link shelf. The SSC is 9.48 inches deep x 18.00 inches high. Front panel LEDs indicate normal operating conditions and alarm events. An RJ-11 connector is provided for Switch Controller (SWC) and DCC Controller (DCC) diagnostic connections.
INIDICATORS AND CONNECTORS

See figure 124-1 for descriptions of the SSC front-panel indicators and connectors. See figure 124-2 for an illustration of the enhanced lever on the SSC 103.
Figure 124-1. SSC Front-Panel

SWC (Switch Controller)

- **RUN**
  - Off: SWC is not running.
  - Green: SWC is running.
  - Flashing: SWC is running diagnostics or loading code.

- **PRI.**
  - Off: SWC failed.
  - Green: This is the primary (active) SWC.
  - Amber: This is the secondary (standby) SWC.

- **HEALTH**
  - Off: Health unknown. Running POST/loading code.
  - Green: No software-detected SWC hardware faults.
  - Amber: Software detects non-fatal hardware fault. Or SWC running diagnostics to determine health.
  - Red: SWC failed.

- **IN-USE**
  - Off: Interlock switch pushed to the right. Remove card only after the DCC IN-USE light goes out.
  - Green: DCC executing operating code as Primary or is available as Secondary. Do not remove module.

DCC controller

- **RUN**
  - Off: DCC is not running.
  - Green: DCC is running.
  - Flashing: DCC is running diagnostics or loading code.

- **PRI.**
  - Off: DCC failed.
  - Green: This is the primary (active) DCC.
  - Amber: This is the secondary (standby) DCC.

- **HEALTH**
  - Off: Health unknown. Running POST/loading code.
  - Green: No software-detected DCC hardware faults.
  - Amber: Software detects non-fatal hardware fault. Or DCC running diagnostics to determine health.
  - Red: DCC failed.

- **IN-USE**
  - Off: Interlock switch pushed to the right. Remove module only after the SWC IN-USE light goes out.
  - Green: DCC executing operating code. Do not remove module.

Interlock switch

- Pushed to the right: Remove module only after the SWC IN-USE light goes out.
- DCC executing operating code: Do not remove module.

Card-cage slot location

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17

677-0008-1
030906
The STS Switch Card (SSC) is a full-height module that manages the switch fabric and the data communications channel through two controller subsystems: the SWitch Controller (SWC) subsystem and the Data Communications Channel (DCC) Controller subsystem. Each subsystem has its own processor and status lights. The SWC controls the center-stage 80-Gbps switch and all Input/Output Cards (IOCs) in the node. It sets up the 1536 x 1536 (80 Gbps) switch matrix that routes network traffic within the node from one IOC port to another. The DCC is responsible for selecting and switching 128 DCC channels from any optical input. It permits network administration, alarm surveillance, provisioning, and control of a network from a central location. The DCC controller can communicate over the section and line DCC from any optical line up to a maximum of 128 section DCCs or 96 line DCCs. (However, the system software limits the system maximum to 66 DCCs—32 line DCCs and 34 section DCCs.) Both the SWC and the DCC obtain their software images from the flash disks on the Common Control Card (CCC).

Because the SWC and DCC controller are separate functions, but both operate on the same SSC module, if a fatal failure occurs in either circuit, the entire SSC is considered to have failed and processing will switch to the redundant SSC. Both the SWC and the DCC controller on the primary SSC are active, and both controllers on the secondary SSC are in standby. A 1677 SONET Link minimum configuration requires one SSC in either slot.

Figure 124-3 illustrate the function of the SSC and is followed by a brief description of the SSC functional blocks.
Figure 124-3. 80 Gb/s STS Switch Fabric Block Diagram
The SSC performs two processing functions, one on the SWC and one on the DCC. These processing functions are performed using the following common components:

- Communications Processor
- SDRAM
- Flash EPROM
- Diagnostic port
- Message Bus Interface
- Slave Bus Interface
- Dual Port RAM
- I²C Bus
- Interrupt Logic
- Health Monitoring

The SSC contains an embedded communications controller that has two external buses to accommodate bandwidth requirements from the system core and communications channels. The communications controller is composed of three major functional blocks:

- Microprocessor
- System Interface Unit (SIU)
- Communications Processor Module (CPM)

The microprocessor is a high-performance low-power microprocessor that provides 32-bit effective addresses, integer data types of eight, 16, and 32 bits. It has a 64-bit split-transaction external data bus that is connected directly to the external communications controllers. The microprocessor also has an internal debug processor that allows access to internal scan chains for debugging purposes or can be used as a serial connection to the microprocessor for emulator support.

The SIU contains a parallel system bus configurable to a 64-bit data width. The SIU arbitrates between internal components able to access the bus. It can be disabled, and an external arbiter can be used if necessary. The SIU also contains a memory controller supporting 12 memory banks allocated for system or local buses as well as a Test Access Port (TAP).
The CPM supports high bit rate protocols such as Fast Ethernet. The CPM performs lower layer tasks and DMA control functions on the local bus. A Serial Peripheral Interface (SPI), I²C bus controllers, and Time-Slot Assigners (TSA) are also features of the CPM.

Two 32Mx64 bit Synchronous Dynamic RAM (SDRAM) Small-outline Dual In-line Memory Modules (SODIMMs) are supported by both SWC and DCC processors. The two SDRAM SODIMMs allow the SSC to support memory sizes of 64 Mbytes, 128 Mbytes, 256 Mbytes, and 512 Mbytes. An SDRAM address mux is present between the 60X bus and the SDRAM and is required when the communication controller is run in the 60x interface bus mode. The SDRAM uses I²C interfaces for identification. A Phase Locked Loop (PLL) supplies clock to the SDRAMs from one clock input.

The SSC supports a 4 Mbyte flash device that is upgradable to 16 Mbyte with symmetrically blocked 128K sector sizes. Code stored in the flash supplies the PowerPC the initial reset vector, execution of power-up diagnostics, the system communicator driver, and the boot routine.

Interrupt logic merges internal and external interrupt states for presentation. Interrupt states are latched and made available through status registers. Features such as masking, clear on read, and polarity are supported but are dependant on software.

The Message Bus Interface (MBI) provides the redundant communication link between the SSC and the CCCs. On the SSC, there are two Message Bus Chip interfaces, one for SWC and the other for DCC. The two are multiplexed together and sent onto the backplane. Each MBI requires a centralized arbitration resource.

A Slave Bus Master manages handles all traffic in and out of the following attached buses:

- **SWC Local Bus**—Interfaces to Time Slot envelopes (TSEs) and provides FLASH memory and Health registers to processor
- **DCC Local Bus**—Interfaces to DCC Mux/Dmux FPGA and provides FLASH memory and health registers to processor
- **PHY Slave Bus**—Interfaces switch processor to all IOC in system
- **PCI Local Bus**—Provides PCI interface to the FREEDM-32 HDLC when operating on the DCC core.
Health Monitoring is provided both globally and locally. Global monitoring is performed by both the SWC and DCC. Each requires SlotID and Presence bit monitoring, but only the SWC is needed to monitor health bits.

The SDRAM is a 256 byte device containing the board serial number and build date information and is accessed through the I²C interface.

Although the SSC subsections perform common functions, each subsection (SWC and DCC) has its own set of unique components.

**SWC Components**

The SWC subsystem contains the following components:

- Processor
- Switch Operation
- Switch Interconnection
- Synchronization
- Utilization

The enhanced processor provides performance enhancement and offers the possibility of a dual processor operation. The processor saves recently used page address translations. L2 cache is implemented with an on-chip two-way tag memory with external, DRAMs for data storage. The processor has a 32 bit address bus and a 32/64 bit data bus.

Switching operation is performed in the second stage of the three stage switch. Here, the 128x128 STS-12 switch fabric interconnects all IOCs in the system completing all three stages of the switch. In this second stage, rearrangement in time and space is done by filling in time slot memory maps. The time slot memory map is programmed by the CPU interface port.

The SSC initiates one synchronization signal, called the CONFIG signal, to support the System Interface for the IOCs. The CONFIG signal must be asserted after transferring TSI map data to any of the switch stages through the Slave Bus Master. CONFIG is an asynchronous input with no setup/hold dependencies on other signals and can be asserted through writing the register location. Two other synchronization signals are initiated from the Timing Card (TC) to support the System Interface for the IOCs; one for frame SYNC and one 8KHz network timing.
DCC Components

The DCC subsystem contains the following components:

- Processor
- DCC FPGA
- FREEDM-32 HDLC
- Processor Utilization

In the DCC subsystem, an internal processor is enabled. Tasks running on this device control and process DCC termination of Section and Line Overhead DCC channels from IOCs.

The DCC FPGA takes all IOC DCC streams and concentrates them into specific physical links of the FRame EnginE and Data link Manager (FREEDM-32 HDLC). A channel mapper allows any link to be assigned to any HDLC channel by software provisioning and links are forwarded to the processor. This function is described in the receive direction. The reverse is true for DCC in the transmit direction.
UDS-125
TC x01 Stratum 3 Timing Card II

FEATURES AND APPLICATION NOTES

- Half-height (7.25”D x 8.49”H)
- Slots 11A and 11B
- Stratum3 Compliant
- TC 301 has the following enhancements:
  - Improved off-frequency reference rejection
  - Improved reference switching performance
  - Battery input and blown fuse alarms
  - Enhanced lever (most recent manufacturing revision)

DESCRIPTION

The TC provides the timing reference signal for all modules in the node. It derives timing for the system from the Building Integrated Timing Supply (BITS) DS1s or from any optical (OC-n) interface. It supports a Stratum-3 quality holdover if the external timing references fail. The TC front panel contains two Timing In connection terminal blocks for connecting two separate external BITS clocks, A-BITS and B-BITS. It also contains two Timing Out connection blocks for connecting two separate BITS clocks to other equipment.
The TC also contains the Ethernet port connection for a remote network management workstation or server as well as an RS-232 console port connection for a local system-console terminal. All input to and output from these ports is managed and processed on the Common Control Card (CCC). A 1677 SONET Link minimum configuration requires one TC in either slot. Redundancy requires a TC in both slots.

The TC Ethernet ports are redundant with only one being active at any given time. The primary CCC only uses the active Ethernet port and switches to the redundant Ethernet port if the active port loses link or the TC interlock switch is opened. A switch does not occur if only a single TC is present in the system. Therefore, only one signal is present on the TC internal Local Area Network (LAN). Switching of BITS timing sources from one TC to the other is independent of the Ethernet port making it possible to use a BITS timing source on one TC and the Ethernet port of the other TC simultaneously. The two Ethernet ports share the same Internet Protocol (IP) address and MAC addresses.

Both Ethernet ports connect directly to the internal LAN. This provides two paths from the 1677 SONET Link to the internal LAN. The protection of the data path from the Network Operating Center (NOC) to the 1677 SONET Link Ethernet interface is determined by the internal LAN design. If redundant paths to the router, switch, or HUB immediately upstream of the 1677 SONET Link are available, then a completely redundant path from the NOC to the 1677 SONET Link exists.

The two versions of the TC can be mixed within the same protection group.

**INDICATORS AND CONNECTORS**

See figure 125-1 for descriptions of the TC front panel indicators and connectors. See figure 125-2 for an illustration of the enhanced lever on the TC 301.
Figure 125-1. Timing Card Front Panel

No Ethernet link present: Off
Ethernet link present: Green
Ethernet activity: Flashing

No BITS source connected or in use: Off
Either or both clocks active. All active clocks have no errors: Green
Both clocks active. One clock has errors (including LOS) and the other has none: Amber
Either or both clocks active. All active clocks have errors (including LOS): Red

Interlock switch moved to the right: Off
Module can be removed.
Module is operating properly as a primary system timing source: Green
Module is operating properly as a secondary Amber source for system timing: Green
Module has failed: Red

RJ-45 Ethernet port pin-outs:
1 +Tx 5 N.C.
2 -Tx 6 -Rx
3 +Rx 7 N.C.
4 N.C. 8 N.C.

RJ11 Console port pin-outs:
1 Tx
2 GND1
3 GND2
4 Rx

Card-cage slot location
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
A B A B
FUNCTIONAL OPERATION

Figure 125-3 illustrates the function of the TC and is followed by a brief description of the functional blocks.
Figure 125-3. TC Block Diagram

To/From other CCCA and CCCB

Backplane

Resource Bus Interface

Network Timing

Message Bus B Arbiter

PHY

RJ45

ASYNC

ASYNC

MII

MII

MII

PHY

RJ11
The TC provides Network Timing to the system through the following main components:

- TC Resource Bus Interface
- Message Bus B Arbitration
- Timing block

The Resource Bus Interface (RBI) interfaces RBI messages translated from the CCC to the Timing logic. This function translates memory operation or DMA controller operations into ISA bus operations. ISA bus slave resources on both TCs are visible to the primary CCC and appear in two different memory regions. The RBI detects failed hardware and insertion/removal events and relays these events through read/write operations.

Message Bus B arbitration is performed on each TC, with Message Bus A arbitration performed on the CCC. Both arbiters receive all requests, but only the CCC initiates granted signals.

The Timing block performs two types of clocking; Network and CLOSSYNC. In network clocking, the TC implements stratum3 clocking and distributes the stratum3 compliant, 8KHz clock to all modules in the system. In CLOSSYNC clocking, the TC provides an 8KHz clock that is synchronized to a 77.76 MHz output clock. The system modules use this clock to create a pulse by sampling the signal with the local 77.76 MHz clock.

Nine interrupts sources are available on the TC and all are merged into a single interrupt sent back to the CCC. Interrupts are observable in the Interrupt Status Register as well as the LOS Status Change Register.
**UDS-126**

**TMUX x01 2.5 Gb/s Transmux**

### FEATURES AND APPLICATION NOTES

- Performs DS3-structured STS-1 to VT-structured STS-1 translation
- Provides 2.5 Gb/s of transmultiplex capacity
- Accommodates STS-24 and STS-48 data rates
- Accommodates DS3 and VT1.5 signal structures
- TMUX 301 adds battery input and blown fuse alarms over TMUX 201 design.

### DESCRIPTION

The 2.5 Gb/s TMUX x01 Transmux (TMUX) module is a half-height module that is 7.25 inches deep and 8.49 inches high. It is capable of performing DS3-structured STS-1 to VT-structured STS-1 translation, DS3 DS1 path monitoring, and Virtual Tributary (VT) DS1 path monitoring. In a high-capacity slot (5A, 5B, 6A, 6B, 12A, 12B, 13A, or 13B), the TMUX supports 48 STS-1 pairs.

The two versions of the TMUX can be mixed within the same protection group.

### INDICATOR

See figure 126-1 for a description of the front-panel indicator on a typical TMUX.
FUNCTIONAL OPERATION

See figure 126-2 for a simplified block diagram of the TMUX.
The TMUX is used to convert M13 or C-bit DS3s (carried in an electrical DS3, an EC1, or an OC-n) to DS1s that can be independently switched and groomed by VT switches. The TMUX can accept signals from any IOC on the same shelf. When operating as a transmultiplexer, it terminates the DS3 path and supports performance monitoring and maintenance signaling capabilities. The TMUX card can also accept VT1.5 signals to provide access to the DS1 signal.
for Performance Monitoring (PM) and maintenance signaling. The DS3 is provided to the TMUX within an STS-1 through the SSC from an IOC. The DS3 is extracted from the STS, demultiplexed to DS1s, then mapped to VT1.5s to be switched by the VSC 101 5 Gb/s VT1.5 Switch Card (VSC).

The alternative mode of operation (DS1PM) does not involve transmultiplexing, but is used to monitor DS1 signals passing through the system. In this mode, VT1.5s are sent to the TMUX where the DS1s are extracted from the VT1.5 for PM and then reformed back into a VT1.5. The STS-1 and VT1.5 paths are terminated when the DS1 is extracted for DS1 PM.

The transmultiplex and PM functions support both the DS1 Super Frame and DS1 Extended Super Frame formats. Although not strictly limited by the hardware architecture, the specific DS1 format is provisioned by the customer when the STS-1s are provisioned for transmultiplexing.

The TMUX provides 2.5 Gb of transmultiplex capacity. The TMUX supports mapping and demapping of up to 48 DS3 or 1344 DS1/VT1.5 tributaries and requires 5 Gb/s of backplane bandwidth.

The TMUX provides PM and Facility Data Link (FDL) functions for DS1 level signals in the DS3 to VT1.5 with PM mode. In this mode, DS3 data encapsulated into STS-12 data streams is switched from the SSC 103 STS Switch Card (SSC) to the 2.5 Gb/s TMUX, and demultiplexed to the D1 level where PM is collected. The DS1 data is then formatted into VT1.5 packets and transmitted to the SSC in an STS-12 stream. The data can then be switched to the VSC for grooming and transport. See figure 126-3.
The functional components of the 2.5 Gb/s TMUX follow:

- Telecom Bus Serializer (TBS)
- Hypermapper
- Clock distribution
- Reset and synchronization
- Slave Bus Interface (SBI) Field Programmable Gate Arrays (FPGAs)
- $I^2C$ bus
TBS

The TBS uses internal switching as well as multiplex and broadcast capabilities to select source data and backplane data respectfully to/from the primary and secondary SSCs. It provides up to STS-96 data connections, local switching of source data and cross connections of STS-12 backplane data and STS-12 Hypermapper data.

Hypermapper

The hypermapper is a multi-chip component that has four ultramappers and performs the following functions:

- Maps SONET VT1.5 frames into SONET DS3 frames, performing PM at the DS1 level
- Maps SONET DS3 frames into SONET VT1.5 frames, performing PM at the DS1 level
- Performs PM at the VT1.5 level

Clock Distribution

The system clock from the TC is fed into two subsystems on the TMUX: system clock generator and the frame pulse generator for SONET framers. The system clock generator provides a 155.52 MHz IOC system clock as well as a 77.76 MHz clock. The working SSC STS controller uses the slave bus to select a TC system clock reference for the 2.5 Gb/s TMUX. In the frame pulse generator subsystem, an 8 kHz frame pulse is used to align all SONET payloads passing from a 2.5 Gb/s TMUX to the SSC. Unlike all other IOC interfaces, the 2.5 Gb/s TMUX does not provide an 8 kHz loop clock.

The CCC 102 Commom Control Cards (CCCs) source the system clocks, which are all point-to-point PECL pairs distributed at 50 MHz. The 2.5 Gb/s TMUX receives two copies of the 50 MHz clock from each CCC.

The TBS and hypermapper require various 622.08 MHz, 155.52 MHz, 77.76 MHz, and 19.44 MHz network clocks. All clocks are derived from the 8 kHz network timing signal present on the backplane. Status bits indicate loss of network timing source.
Reset and Synchronization

Two reset monitors are supported by the TMUX. One reset monitor monitors power and the other monitors a 25 MHz clock. When the power monitoring device detects a power level not in the required 3.3 V range, a reset is administered. During power up, the reset is kept active for approximately 350 ms until the power supply stabilizes. When a missing clock event is detected, a clock alarm is generated to the CCC through the SBI, forcing the use of the other clock.

SBI FPGAs

The SBI supports two FPGAs and provides high-speed communications between the IOC3s/IOC12s/IOC48s/TMUXs and the associated SSC. The SBI is divided into a read SBI and a write SBI, where the IOC3s/IOC12s/IOC48s/TMUXs receive on the write SBI and the SSCs receive on the read SBI.

I²C Bus

The I²C Serial Programmable Read Only Memory (PROM) accesses the SSC and contains data such as board type, serial number, and manufacturing date. These devices supply nonvolatile storage and allow the user to increase the amount of storage.
FEATURES AND APPLICATION NOTES

- Half-height (7.25"D x 8.49"H)
- 5 Gb/s switching capacity in slots 5, 6, 12, or 13, A or B when used with 80 Gb/s STS switch
- Supports enhanced RDI

DESCRIPTION

The VSC has a total capacity of 5 Gb/s or 2688 VT1.5 payloads when installed in a high-capacity slot.

The two versions of the VSC can be mixed within the same protection group.

INDICATORS AND CONNECTORS

Figure 127-1 describes the VSC front panel indicators and connectors.
FUNCTIONAL OPERATION

Figure 127-2 illustrates the function of the VSC and is followed by a brief description of the VSC functional blocks.
Figure 127-2. VSC Block Diagram

- SlaveBus Transceivers and FPGA
- VT Performance Monitor Logic
- VT PM Memory
- IOC Ctl PLD
- I²C PROM
- 155/78 MHz
- 50 MHz
- Power
- 3.3V, 2.5V, 1.8V
- TBS
- VSC VT-TSI (OPTION)
- VSC VT-PP
- VT15 SlaveBus FPGA
- Data 8 Addr 16
- Work
- Prot
- Aux
The VSC uses the following components to perform the VT1.5 switch:

- VT1.5 Chip Set
- Telecom Bus Serializer (TBS)
- VT Performance Monitoring (PM)
- Timing/Synchronization
- Slave Bus
- I²C PROM
- DC-DC Conversion
- Reset and Power Monitor

The VT1.5 Chip set contains two processors that perform pointer processing, cross-connections, and path overhead processing with VT1.5 switching. The first processor provides column alignment and performance monitoring for VT1.5 payloads and interfaces them to the VT1.5 cross-connect. It receives four serial STS-12 622 Mb/s signals from a pointer processor or STS-groomer. The signals are terminated at the path level and are monitored and column aligned at the VT1.5 level. UPSR information is added to the VT overhead for use in the VT cross-connect. The four serial signals are then duplicated on working and protection STS-12 outputs to the protected VT switch fabrics. The second processor as a VT1.5 Time Slot Interchange (TSI) device. It provides a fully nonblocking cross connect for 3024 VT1.5s and requires all inputs are frequency, phase, and column aligned.

The TBS contains four groups of 16 bidirectional ports, each running between 622 Mb/s and 2.5 Gb/s. The VSC TBS functionality is equivalent to multiple TBS devices currently being used in all Input/Output Cards (IOCs). Two ports on the TBS are dedicated to backplane STS interfaces between the IOC and STS Switch Cards (SSCs). When installed with the 80Gb/s SSC, these ports provide 622 Mb/s bandwidth for each of the 16 STS-12 serial paths. With the exception of the Auxiliary port interface, all other TBS ports interface with the VT1.5 Chip Set processors.

The VT PM function monitors overhead bytes to provide PM information at the VT1.5 and STS-1 levels. The VT PM inhibits the B3 monitoring function provided by the Slave Bus Field Programmable Gate Array (FPGA).

Timing for the VSC is derived from a network timing source and a 50 MHz synchronous clock scheme. The VT1.5 Chip Set and TBS require various 155.52 MHz and 77.76 MHz network clocks. All network clocks are derived from the 8 KHz network timing signal presented at the backplane. Status bits indicate a
loss of the network timing source. All 50 MHz clocks are derived from two Common Control Cards (CCCs) and selected by the primary CCC. A local clock monitor flags an alarm condition, causing a switch to the redundant 50 MHz clock. The VSC uses either a 2 KHz synchronization clock from the Timing Cards (TCs) or an internally generated 2 KHz clock.

Because the VSC TBS is equivalent to multiple IOC TBSs, the VSC TBS is modified to support Receive Time Slot Interchange (RTSI), Transmit Time Slot Interchange (TSLI), and Space Switch Element (SSWE) spaces specified by the Slave Bus FPGA. Generally, however, the VSC reuses the same, common Slave Bus design.

The Slave Bus Interface (SBI) supports two Field Programmable Gate Arrays (FPGA) and provides high speed communications between the IOC and the associated SSC. The SBI is divided into a read SBI and a write SBI where the IOCs receive on the write SBI and the SSCs receive on the read SBI.

The I²C Serial Programmable Read-Only Memory (PROM) access the SSC and contains data such as board type, serial number, and manufacturing date. Such devices supply nonvolatile storage and allow the user to increase the amount of storage.

DC power is converted onboard from the -48 V backplane supply. Most of the power is consumed at 1.8 and 3.3 V at the core power of the Arrow device. In order to avoid powering the I/O from the core supplies, the following power sequence is observed: 3.3 V power supply is powered up first, followed by the 1.8 V supply, then the 1.5 V supply.

Two reset monitors are supported by the VSC, one monitors power and the other monitors a 25 MHz clock. When the power monitoring device detects a power level not in the required 3.3 V range, a reset is administered. During power up, the reset is kept active for approximately 350 ms for the power supply to stabilize before being released. When a missing clock event is detected, a clock alarm is generated to the CCC through the SBI, forcing the use of the other clock.
Product Support Information

1. TELEPHONE SUPPORT

Customer Service Telephone Support

1.1 For telephone support for the customer services mentioned in this Product Support Information, call 888-ALCATEC (888-252-2832) or 613-784-6100, 8:00 a.m. to 5:00 p.m., Central Time, Monday through Friday. Ask the operator for the appropriate service to be connected to a qualified representative or engineer.

1.2 After-hours emergency telephone support is also available by calling 888-ALCATEC (888-252-2832) or 613-784-6100. An emergency is defined as an out-of-service, traffic-affecting problem or a nonoperating alarm system on traffic-bearing systems.

Quality Hotline

1.3 A toll-free Quality Hotline (800-553-4056) is available to all customers to report quality issues related to products or services.

1.4 The Quality Hotline is answered 24 hours a day, 365 days a year, and is available throughout all 50 states and Canada.

1.5 To report quality issues, call 800-553-4056. An operator will take the information and have an Alcatel Quality Assurance Representative respond during normal business hours (8:00 a.m. to 5:00 p.m. Central Time, Monday through Friday). The regular customer service numbers should be used for normal customer service functions.
2. PRODUCT DOCUMENTATION AND TRAINING

Product Documentation

2.1 Product documentation is available on both paper and CD-ROM. The documentation can also be accessed through Alcatel's Online Support Documentation and Software web site at http://www.alcatel.com/osds. Product documentation updates appear on Alcatel's Online Support Documentation and Software web site before they are available in any other format.

2.2 At Alcatel's Online Support Documentation and Software web site, follow the on-screen instructions to register for access and obtain a login ID. In addition to accessing product documentation, the Alcatel Online Support Documentation and Software web site allows the user to view the following:

- Application notes
- Configuration notes
- Data collections
- Frequently Asked Questions (FAQs)
- General information books
- General Release Documents (GRDs)
- Installation documents
- Methods of Procedure (MOPs)
- Product Change Notifications (PCNs)
- Product Information Bulletins (PIBs)
- Product manual updates
- Software patch and software load documents
- Software Update Documents (SUDs)
- Technical bulletins
- Training documents
- Urgent Product Warnings (UPWs)
Training

2.3 Equipment training is available to all customers. Crafts and maintenance personnel who are trained by Alcatel's Training department can expect more effective assistance if they need to call the Technical Assistance Center. Regularly scheduled courses are available at the training facilities in Plano, Texas. If a customer cannot attend a standard course, the Training department can arrange a course for a specific requirement and conduct it at the customer's facility. For further information, call customer service telephone support and ask for a training coordinator or write to one of the following addresses:

**IN USA:**
Alcatel USA
3400 W. Plano Pkwy.
Plano, Texas 75075
ATTN: Training M/S 1206-553

**IN CANADA:**
Alcatel Canada
Network Services Division
P.O. Box 13600
Ottawa, Ontario K2K 2E6

2.4 The annual Product Training Catalog can be ordered by calling the training coordinator, or it can be viewed on-line at http://www7.alcatel.com/service/catalog.
3. TECHNICAL ASSISTANCE CENTER

3.1 The Technical Assistance Center staff is always ready to provide high-quality technical assistance. Customers can expect effective telephone assistance when their crafts and maintenance personnel have been trained by Alcatel's Training department and are equipped with adequate test equipment, spares, and documentation at the site.

3.2 For technical assistance, call customer service telephone support.

After-hours Emergency Telephone Support

3.3 Emergency support is available after-hours through dispatch operators. Call customer service telephone support and ask for the Lightwave, Microwave, Operations Support System (OSS), Digital Loop Carrier (LMS), or Digital Cross-Connect emergency duty engineer.

3.4 An emergency is defined as an out-of-service, traffic-affecting problem or a nonoperating alarm system on traffic-bearing systems.

3.5 Nonemergency is defined as installation turn-ups, application questions, traffic cutover, routine maintenance, or other non-service-affecting maintenance. All non-service-affecting, after-hours telephone services are billable to the customer.

3.6 Please provide the operator with the following information:

- Company name
- Caller name
- A telephone number where caller can be reached
- A brief description of the problem, including the product involved

After-hours Nonemergency Telephone Support

3.7 After-hours telephone support to address new installations, system expansions, system operations, system application, or other non-service-affecting issues is available by contacting Alcatel Customer Service at 1-888-252-2832 (1-888-ALCATEC) or 1-613-784-6100.
**On-site Technical Support**

3.8 On-site technical support is available when an issue cannot be resolved remotely. This determination is usually made by Alcatel TAC during the problem investigation process. These services may or may not be billable to a customer. This depends on several factors such as what type of Service Level Agreement a customer has with Alcatel, the age of the product, etc.
4. REPAIR AND RETURN SERVICES

4.1 As part of a comprehensive technical support program, Alcatel provides factory repair services for equipment. This service is available both during and after the warranty period through Alcatel's Return and Repair department.

Spare Parts and Replacement Modules

4.2 For spare parts, spare modules, module exchange, and in-warranty replacement on a routine or emergency basis, call customer service telephone support.

4.3 Provide the following information:

- Company name
- Caller name
- A telephone number where caller can be reached
- A brief description of the problem, including product line, part number, and quantity of parts needed

4.4 For emergency assistance after normal business hours, call customer service telephone support, ask the operator for Emergency Parts Assistance, and provide the operator with the required information. The operator will contact an appropriate individual to respond.

Return for Credit or Warranty Exchange Procedure

4.5 Returned equipment must have a Return Authorization (RA) number. Obtain an RA number either by calling customer service telephone support or by fax (972-519-4611).

4.6 No equipment should be returned without an RA number. The following information is required:

- Description and quantity of equipment to be returned
- Reason for return
- Order number the equipment was purchased against and approximate date of purchase
5. SERVICE CENTER

5.1 The Service Center tests, repairs, and modifies all modules (both in and out of warranty). Modules received for repair or modification are returned promptly.

Return for Repair Procedure

5.2 Refer to paragraph 4.5 for information on obtaining an RA number. Notification to the Service Center and issuance of an RA number by Alcatel personnel must be made prior to shipment of parts. The following information must be furnished with the request for return authorization:

- Purchase order number or requisition number
- Description and quantity of equipment to be returned
- Reason for return:
  - Modification required
  - Defective equipment to be repaired
- Warranty status (in or out of warranty) and warranty date stamped on unit
- Specific nature of problem
- Name and telephone number of person who identified problem
- Special instruction/information
Shipping Instructions for Repair, Credit, or Warranty Exchange

5.3 Return equipment or parts prepaid to the address provided when the RA number was issued. The RA number must be prominently marked on the shipping label, the packing list, and any correspondence regarding the order.

- Include company name, address, and name of person to contact in case of a question.
- Include specific reason for return. (This aids prompt processing.)
- Include the same requisition number or purchase order number that was furnished with request for return authorization.
- Include type number and part number of unit.
- State whether equipment is in or out of warranty.
- Furnish shipping address for return of unit, if applicable, or other pertinent details.
- Mail purchase order, if applicable, to address shown under Return for Repair Procedure, Attention: Service Center.
6. INSTALLATION AND MAINTENANCE SERVICES

Engineering and Installation Service

6.1 Whether installation for specific equipment or a full turnkey network facility is needed, Installation Service can help. Alcatel has experience in central office, outside plant, and customer premises applications, and specializes in flexible scheduling and high-quality service. Qualified staff are in place nationwide, so an installation can be started and completed promptly.

Contract Maintenance Service

6.2 Field service from Alcatel offices nationwide is available if a maintenance contract is selected. Alcatel field service is well-suited for private networks of any size. For a fixed annual fee, Alcatel provides prompt response to service calls and provides scheduled preventive maintenance, including FCC-required measurements and record keeping.

6.3 Factory-trained service technicians are qualified on similar systems before they are allowed to maintain customer equipment. They have direct access to additional technical support around the clock and to all necessary tools and test equipment.